List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/9366887/publications.pdf Version: 2024-02-01



| #  | Article                                                                                                                                                                                                          | IF  | CITATIONS |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | Fast adaptive comparator offset calibration in pipeline ADC with selfâ€repairing thermometer to binary encoder. International Journal of Circuit Theory and Applications, 2019, 47, 333-349.                     | 2.0 | 4         |
| 2  | Black-Box Calibration for ADCs With Hard Nonlinear Errors Using a Novel INL-Based Additive Code: A<br>Pipeline ADC Case Study. IEEE Transactions on Circuits and Systems I: Regular Papers, 2017, 64, 1718-1729. | 5.4 | 15        |
| 3  | Monitoring tissue evolution on electrodes with bio-impedance test. , 2016, , .                                                                                                                                   |     | 0         |
| 4  | Design methodology for low-jitter differential clock recovery circuits in high performance ADCs.<br>Analog Integrated Circuits and Signal Processing, 2016, 89, 593-609.                                         | 1.4 | 1         |
| 5  | Design trade-offs for on-chip driving of high-speed high-performance ADCs in static BIST applications. ,<br>2016, , .                                                                                            |     | 8         |
| 6  | A compact R-2R DAC for BIST applications. , 2016, , .                                                                                                                                                            |     | 2         |
| 7  | Linearity test of high-speed high-performance ADCs using a self-testable on-chip generator. , 2016, , .                                                                                                          |     | 5         |
| 8  | Cell-culture measurements using voltage oscillations. , 2016, , .                                                                                                                                                |     | 1         |
| 9  | Towards Bio-impedance Based Labs: A Review. J of Electrical Engineering, 2016, 4, .                                                                                                                              | 0.1 | 3         |
| 10 | From voltage oscillations to tissue-impedance measurements. , 2015, , .                                                                                                                                          |     | 0         |
| 11 | Towards Bio-Impedance based labs: A review. , 2015, , .                                                                                                                                                          |     | 1         |
| 12 | Low-jitter differential clock driver circuits for high-performance high-resolution ADCs. , 2015, , .                                                                                                             |     | 1         |
| 13 | The Bio-Oscillator: A Circuit for Cell-Culture Assays. IEEE Transactions on Circuits and Systems II:<br>Express Briefs, 2015, 62, 164-168.                                                                       | 3.0 | 23        |
| 14 | On-chip sinusoidal signal generation with harmonic cancelation for analog and mixed-signal BIST applications. Analog Integrated Circuits and Signal Processing, 2015, 82, 67-79.                                 | 1.4 | 28        |
| 15 | An approach to the design of low-jitter differential clock recovery circuits for high performance ADCs. , 2015, , .                                                                                              |     | 0         |
| 16 | Background Digital Calibration of Comparator Offsets in Pipeline ADCs. IEEE Transactions on Very<br>Large Scale Integration (VLSI) Systems, 2015, 23, 1345-1349.                                                 | 3.1 | 23        |
| 17 | INL systematic reduced-test technique for Pipeline ADCs. , 2014, , .                                                                                                                                             |     | 9         |
|    |                                                                                                                                                                                                                  |     |           |

2

| #  | Article                                                                                                                                                                     | IF  | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 19 | Inductor characterization in RF LC-VCOs. , 2013, , .                                                                                                                        |     | 1         |
| 20 | Analysis of process variations' impact on a 2.4 GHz 90 nm CMOS LNA. , 2013, , .                                                                                             |     | 1         |
| 21 | Sinusoidal signal generation for mixed-signal BIST using a harmonic-cancellation technique. , 2013, , .                                                                     |     | 7         |
| 22 | Oscillation-Based Test applied to cell culture monitoring. , 2013, , .                                                                                                      |     | 2         |
| 23 | Analysis of steady-state common-mode response in differential LC-VCOs. , 2012, , .                                                                                          |     | 0         |
| 24 | Self-biased input common-mode generation for improving dynamic range and yield in inverter-based filters. , 2012, , .                                                       |     | 0         |
| 25 | A 3.6mW @ 1.2V high linear 8 <sup>th</sup> -order CMOS complex filter for IEEE 802.15.4<br>standard. , 2011, , .                                                            |     | 5         |
| 26 | Improving the Accuracy of RF Alternate Test Using Multi-VDD Conditions: Application to Envelope-Based Test of LNAs. , 2011, , .                                             |     | 11        |
| 27 | Analog Sinewave Signal Generators for Mixed-Signal Built-in Test Applications. Journal of Electronic<br>Testing: Theory and Applications (JETTA), 2011, 27, 305-320.        | 1.2 | 10        |
| 28 | Blind Adaptive Estimation of Integral Nonlinear Errors in ADCs Using Arbitrary Input Stimulus. IEEE Transactions on Instrumentation and Measurement, 2011, 60, 452-461.     | 4.7 | 15        |
| 29 | Alternate Test of LNAs Through Ensemble Learning of On-Chip Digital Envelope Signatures. Journal of Electronic Testing: Theory and Applications (JETTA), 2011, 27, 277-288. | 1.2 | 29        |
| 30 | 2.4-GHz single-ended input low-power low-voltage active front-end for ZigBee applications in 90 nm CMOS. , 2011, , .                                                        |     | 14        |
| 31 | A BIST Solution for Frequency Domain Characterization of Analog Circuits. Journal of Electronic<br>Testing: Theory and Applications (JETTA), 2010, 26, 429-441.             | 1.2 | 5         |
| 32 | Design of a CMOS closed-loop system with applications to bio-impedance measurements.<br>Microelectronics Journal, 2010, 41, 231-239.                                        | 2.0 | 22        |
| 33 | A low power low voltage mixer for 2.4GHz applications in CMOS-90nm technology. , 2010, , .                                                                                  |     | 3         |
| 34 | Low-cost signature test of RF blocks based on envelope response analysis. , 2010, , .                                                                                       |     | 6         |
| 35 | An adaptive BIST for INL estimation of ADCs without histogram evaluation. , 2010, , .                                                                                       |     | 1         |
| 36 | On-chip characterisation of RF systems based on envelope response analysis. Electronics Letters, 2010, 46, 36.                                                              | 1.0 | 9         |

| #  | Article                                                                                                                                                                                   | IF  | CITATIONS |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 37 | On-chip biased voltage-controlled oscillator with temperature compensation of the oscillation amplitude for robust I/Q generation. , 2010, , .                                            |     | 1         |
| 38 | On Chopper Effects in Discrete-Time \$SigmaDelta\$ Modulators. IEEE Transactions on Circuits and Systems I: Regular Papers, 2010, 57, 2438-2449.                                          | 5.4 | 11        |
| 39 | (Some) Open Problems to Incorporate BIST in Complex Heterogeneous Integrated Systems. , 2010, , .                                                                                         |     | 5         |
| 40 | Guidelines for the efficient design of sinewave generators for analog/mixed-signal BIST. , 2010, , .                                                                                      |     | 3         |
| 41 | A BIST Solution for the Functional Characterization of RF Systems Based on Envelope Response Analysis. , 2009, , .                                                                        |     | 4         |
| 42 | Practical test cores for the on-chip generation and evaluation of analog test signals: Application to a network/spectrum analyzer for analog BIST. , 2009, , .                            |     | 1         |
| 43 | Efficient functional built-in test for RF systems using two-tone response envelope analysis. , 2009, , .                                                                                  |     | 2         |
| 44 | On-line estimation of the integral non-linear errors in analogue-to-digital converters without histogram evaluation. , 2009, , .                                                          |     | 1         |
| 45 | Enhanced double-histogram test. Electronics Letters, 2009, 45, 349.                                                                                                                       | 1.0 | 8         |
| 46 | Design of A CMOS closed-loop system useful for bio-impedance measurements. , 2009, , .                                                                                                    |     | 2         |
| 47 | A CMOS bio-impedance measurement system. , 2009, , .                                                                                                                                      |     | 8         |
| 48 | Low-Cost Digital Detection of Parametric Faults in Cascaded \$SigmaDelta\$ Modulators. IEEE<br>Transactions on Circuits and Systems I: Regular Papers, 2009, 56, 1326-1338.               | 5.4 | 16        |
| 49 | A survey on digital background calibration of ADCs. , 2009, , .                                                                                                                           |     | 6         |
| 50 | New swapping technique for background calibration of capacitor mismatch and amplifier finite DC-gain in pipeline ADCs. Analog Integrated Circuits and Signal Processing, 2008, 57, 57-68. | 1.4 | 2         |
| 51 | A method for bioimpedance measure with four- and two-electrode sensor systems. , 2008, 2008, 2318-21.                                                                                     |     | 17        |
| 52 | Practical Implementation of a Network Analyzer for Analog BIST Applications. , 2008, , .                                                                                                  |     | 1         |
| 53 | A 5GHz wide tuning range LC-VCO in sub-micrometer CMOS technology. , 2008, , .                                                                                                            |     | 4         |
|    |                                                                                                                                                                                           |     |           |

4

2

| #  | Article                                                                                                                                                                                             | IF  | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 55 | Practical implementation of a network analyzer for analog BIST applications. , 2008, , .                                                                                                            |     | 2         |
| 56 | A 1.2V 5.14mW quadrature frequency synthesizer in 90nm CMOS technology for 2.4GHz ZigBee applications. , 2008, , .                                                                                  |     | 7         |
| 57 | Test of Sigma-Delta converters. , 2008, , 235-276.                                                                                                                                                  |     | 0         |
| 58 | Novel swapping technique for background calibration of capacitor mismatching in pipeline ADCS. , 2007, , .                                                                                          |     | 2         |
| 59 | Improved Background Algorithms for Pipeline ADC Full Calibration. , 2007, , .                                                                                                                       |     | 4         |
| 60 | A CMOS optical PSD with submicrometer resolution. Analog Integrated Circuits and Signal Processing, 2007, 53, 109-118.                                                                              | 1.4 | 5         |
| 61 | A Sinewave Analyzer for Mixed-Signal BIST Applications in a 0.35 um Technology. , 2006, , .                                                                                                         |     | 4         |
| 62 | A highly sensitive microsystem based on nanomechanical biosensors for genomics applications.<br>Sensors and Actuators B: Chemical, 2006, 118, 2-10.                                                 | 7.8 | 68        |
| 63 | On-Chip Analog Sinewave Generator with Reduced Circuitry Resources. Midwest Symposium on Circuits and Systems, 2006, , .                                                                            | 1.0 | 12        |
| 64 | Noisy signal based background technique for gain error correction in pipeline ADCs. IEE Proceedings:<br>Computers and Digital Techniques, 2005, 152, 53.                                            | 1.6 | 4         |
| 65 | Sine-Wave Signal Characterization Using Square-Wave and ??-Modulation: Application to Mixed-Signal BIST. Journal of Electronic Testing: Theory and Applications (JETTA), 2005, 21, 221-232.         | 1.2 | 14        |
| 66 | Mixed-mode simulation of optical-based systems: PSD application. , 2005, 5839, 172.                                                                                                                 |     | 0         |
| 67 | A tissue impedance measurement chip for myocardial ischemia detection. IEEE Transactions on Circuits and Systems Part 1: Regular Papers, 2005, 52, 2620-2628.                                       | 0.1 | 85        |
| 68 | Digital test for the extraction of integrator leakage in first- and second-order modulators. IET Circuits, Devices and Systems, 2004, 151, 349.                                                     | 0.6 | 7         |
| 69 | Cascade modulator with digital correction for finite amplifier gain effects. Electronics Letters, 2004, 40, 1322.                                                                                   | 1.0 | 9         |
| 70 | Low-Voltage CMOS Log-Companding Techniques for Audio Applications. Analog Integrated Circuits and Signal Processing, 2004, 38, 121-135.                                                             | 1.4 | 0         |
| 71 | Impact of Random Channel Mismatch on the SNR and SFDR of Time-Interleaved ADCs. IEEE Transactions on Circuits and Systems Part 1: Regular Papers, 2004, 51, 140-150.                                | 0.1 | 25        |
| 72 | A 1.25-V Micropower>tex<\$G_m\$>/tex<->tex<\$C\$>/tex <filter based="" fgmos<br="" on="">Transistors Operating in Weak Inversion. IEEE Journal of Solid-State Circuits, 2004, 39, 100-111.</filter> | 5.4 | 62        |

| #  | Article                                                                                                                                                                                                         | IF  | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 73 | A 1-V Micropower Log-Domain Integrator Based on FGMOS Transistors Operating in Weak Inversion.<br>IEEE Journal of Solid-State Circuits, 2004, 39, 256-259.                                                      | 5.4 | 38        |
| 74 | Behavioral Modeling of Multistage ADCS and Its Use for Design, Calibration and Test. , 2004, , 163-214.                                                                                                         |     | 2         |
| 75 | A Switched Opamp-Based Bandpass Filter: Design and Implementation in a 0.35 μm CMOS Technology.<br>Analog Integrated Circuits and Signal Processing, 2003, 34, 201-209.                                         | 1.4 | 1         |
| 76 | Oscillation-based test in bandpass oversampled A/D converters. Microelectronics Journal, 2003, 34, 927-936.                                                                                                     | 2.0 | 21        |
| 77 | LP-LV high-performance monolithic DTMF receiver with on-chip test facilities. , 2003, , .                                                                                                                       |     | 2         |
| 78 | Practical oscillation-based test of integrated filters. IEEE Design and Test of Computers, 2002, 19, 64-72.                                                                                                     | 1.0 | 67        |
| 79 | Testing mixed-signal cores: a practical oscillation-based test in an analog macrocell. IEEE Design and Test of Computers, 2002, 19, 73-82.                                                                      | 1.0 | 57        |
| 80 | VHDL behavioural modelling of pipeline analog to digital converters. Measurement: Journal of the<br>International Measurement Confederation, 2002, 31, 47-60.                                                   | 5.0 | 5         |
| 81 | Oscillation-based test in oversampled ΣΔ modulators. Microelectronics Journal, 2002, 33, 799-806.                                                                                                               | 2.0 | 19        |
| 82 | A Simple and Secure Start-Up Circuitry for Oscillation-Based-Test Application. Analog Integrated<br>Circuits and Signal Processing, 2002, 32, 187-190.                                                          | 1.4 | 8         |
| 83 | On-Chip Evaluation of Oscillation-Based-Test Output Signals for Switched-Capacitor Circuits. Analog<br>Integrated Circuits and Signal Processing, 2002, 33, 201-211.                                            | 1.4 | 20        |
| 84 | A Low-Voltage Floating-Gate MOS Biquad. VLSI Design, 2001, 12, 407-414.                                                                                                                                         | 0.5 | 1         |
| 85 | New BIST Schemes for Structural Testing of Pipelined Analog to Digital Converters. Journal of Electronic Testing: Theory and Applications (JETTA), 2001, 17, 373-383.                                           | 1.2 | 5         |
| 86 | A practical floating-gate Muller-C element using vMOS threshold gates. IEEE Transactions on Circuits<br>and Systems Part 2: Express Briefs, 2001, 48, 102-106.                                                  | 2.2 | 32        |
| 87 | Î $\frac{1}{2}$ MOS-based Sorter for Arithmetic Applications. VLSI Design, 2000, 11, 129-136.                                                                                                                   | 0.5 | 2         |
| 88 | An Application of Self-Timed Circuits to the Reduction of Switching Noise in Analog-Digital Circuits.<br>Lecture Notes in Computer Science, 2000, , 295-305.                                                    | 1.3 | 1         |
| 89 | A high-Q bandpass fully differential SC filter with enhanced testability. IEEE Journal of Solid-State<br>Circuits, 1998, 33, 976-986.                                                                           | 5.4 | 20        |
| 90 | Studying the effects of mismatching and clock-feedthrough in switched-current filters using<br>behavioral simulation. IEEE Transactions on Circuits and Systems Part 2: Express Briefs, 1997, 44,<br>1058-1067. | 2.2 | 13        |

| #   | Article                                                                                                                                                               | IF   | CITATIONS |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 91  | Low-cost BSA technique for threshold-logic gate based multiplier implementations. Electronics<br>Letters, 1997, 33, 1028.                                             | 1.0  | 0         |
| 92  | Low-power CMOS threshold-logic gate. Electronics Letters, 1995, 31, 2157-2159.                                                                                        | 1.0  | 44        |
| 93  | Practical DfT strategy for fault diagnosis in active analogue filters. Electronics Letters, 1995, 31, 1221-1222.                                                      | 1.0  | 15        |
| 94  | Programmable switched-current wave analog filters. IEEE Journal of Solid-State Circuits, 1994, 29, 927-935.                                                           | 5.4  | 19        |
| 95  | Hazard-free edge-triggered D flipflop based on threshold gates. Electronics Letters, 1994, 30, 1390-1391.                                                             | 1.0  | 9         |
| 96  | Improving the testability of switched-capacitor filters. Analog Integrated Circuits and Signal Processing, 1993, 4, 199-213.                                          | 1.4  | 13        |
| 97  | Testable switched-capacitor filters. IEEE Journal of Solid-State Circuits, 1993, 28, 719-724.                                                                         | 5.4  | 52        |
| 98  | Testability in analogue cellular neural networks. International Journal of Circuit Theory and Applications, 1992, 20, 583-587.                                        | 2.0  | 5         |
| 99  | Wave analogue filters using switched-current techniques. Electronics Letters, 1991, 27, 1482.                                                                         | 1.0  | 20        |
| 100 | Nonlinear switched capacitor 'neural' networks for optimization problems. IEEE Transactions on Circuits and Systems, 1990, 37, 384-398.                               | 0.9  | 244       |
| 101 | Chaos via a piecewise-linear switched-capacitor circuit. Electronics Letters, 1987, 23, 662.                                                                          | 1.0  | 7         |
| 102 | Chaos from switched-capacitor circuits: Discrete maps. Proceedings of the IEEE, 1987, 75, 1090-1106.                                                                  | 21.3 | 71        |
| 103 | Canonical nonâ€linear programming circuits. International Journal of Circuit Theory and Applications, 1987, 15, 71-77.                                                | 2.0  | 8         |
| 104 | Nonlinear switched-capacitor networks: Basic principles and piecewise-linear design. IEEE<br>Transactions on Circuits and Systems, 1985, 32, 305-319.                 | 0.9  | 19        |
| 105 | Static global models for linear nâ€port networks realized with operational amplifiers. International<br>Journal of Circuit Theory and Applications, 1985, 13, 99-122. | 2.0  | 1         |
| 106 | New design technique for multiport regionalizers. International Journal of Electronics, 1985, 58,<br>445-454.                                                         | 1.4  | 0         |
| 107 | New analogue switch circuit having very low forward resistance. Electronics Letters, 1984, 20, 488.                                                                   | 1.0  | 0         |
| 108 | A novel all-capacitor MOS-compatible analogue multiplier. International Journal of Electronics, 1984,<br>57, 775-779.                                                 | 1.4  | 0         |

| #   | Article                                                                                                                                                                             | IF  | CITATIONS |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 109 | Sectionwise piecewise polynomial functions: Applications to the analysis and synthesis of nonlinear n- port networks. IEEE Transactions on Circuits and Systems, 1984, 31, 897-906. | 0.9 | 6         |
| 110 | Synthesis of resistive n-port section-wise piecewise-linear networks. IEEE Transactions on Circuits and Systems, 1982, 29, 6-14.                                                    | 0.9 | 9         |
| 111 | Testing mixed-signal cores. , 0, , .                                                                                                                                                |     | 0         |
| 112 | vMOS-based compressor designs. , 0, , .                                                                                                                                             |     | 0         |
| 113 | Analog/mixed-signal IP modeling for design reuse. , 0, , .                                                                                                                          |     | 1         |
| 114 | A mixed-signal design reuse methodology based on parametric behavioural models with non-ideal effects. , 0, , .                                                                     |     | 9         |
| 115 | Threshold-logic-based design of compressors. , 0, , .                                                                                                                               |     | 1         |
| 116 | An integrated circuit for tissue impedance measure. , 0, , .                                                                                                                        |     | 16        |
| 117 | A continuous-time incremental analog to digital converter. , 0, , .                                                                                                                 |     | 2         |
| 118 | Practical solutions for the application of the oscillation-based-test: start-up and on-chip evaluation. ,<br>0, , .                                                                 |     | 3         |
| 119 | Practical oscillation-based test in analog integrated filters: experimental results. , 0, , .                                                                                       |     | 6         |
| 120 | A charge correction cell for FGMOS-based circuits. , 0, , .                                                                                                                         |     | 2         |
| 121 | Digital background calibration technique for pipeline ADCs with multi-bit stages. , 0, , .                                                                                          |     | 2         |
| 122 | Full Calibration Digital Techniques for Pipeline ADCs. , 0, , .                                                                                                                     |     | 5         |