## Chan Shan

## List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/9122964/publications.pdf

Version: 2024-02-01

1874746 1526636 11 126 5 10 citations h-index g-index papers 12 12 12 151 all docs docs citations times ranked citing authors

| #  | Article                                                                                                                                                   | IF  | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | In-Built N+ Pocket Electrically Doped Tunnel FET With Improved DC and Analog/RF Performance.<br>Micromachines, 2020, 11, 960.                             | 1.4 | 5         |
| 2  | 3D Numerical Simulation of a Z Gate Layout MOSFET for Radiation Tolerance. Micromachines, 2018, 9, 659.                                                   | 1.4 | 9         |
| 3  | Negative bias temperature instability in SOlâ€like pâ€type metal oxide semiconductor devices. Micro and Nano Letters, 2018, 13, 1151-1154.                | 0.6 | 0         |
| 4  | Reliability improvements in SOIâ€like MOSFET with ESD and selfâ€heating effect. Micro and Nano Letters, 2018, 13, 1649-1652.                              | 0.6 | 4         |
| 5  | A high-performance channel engineered charge-plasma-based MOSFET with high-κ spacer. Superlattices and Microstructures, 2017, 112, 499-506.               | 1.4 | 4         |
| 6  | A Low Turn-Off Loss 4H-SiC Trench IGBT With Schottky Contact in the Collector Side. IEEE Transactions on Electron Devices, 2017, 64, 4575-4580.           | 1.6 | 13        |
| 7  | Graded-channel junctionless dual-gate MOSFETs for radiation tolerance. Japanese Journal of Applied Physics, 2017, 56, 124201.                             | 0.8 | 5         |
| 8  | A Charge-Plasma-Based Transistor With Induced Graded Channel for Enhanced Analog Performance. IEEE Transactions on Electron Devices, 2016, 63, 2275-2281. | 1.6 | 47        |
| 9  | Improved performance of nanoscale junctionless transistor based on gate engineering approach.<br>Microelectronics Reliability, 2015, 55, 318-325.         | 0.9 | 27        |
| 10 | A Simulation Study of Hot Carrier Effects in Sol-Like Bulk Silicon nMOS Device. IEEE Transactions on Electron Devices, 2015, 62, 23-27.                   | 1.6 | 5         |
| 11 | A Simulation Study of Sol-Like Bulk Silicon MOSFET With Improved Performance. IEEE Transactions on Electron Devices, 2014, 61, 3339-3344.                 | 1.6 | 7         |