## Narasimhulu Thoti

List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/9101623/publications.pdf Version: 2024-02-01



NAPASIMHUUU THOTI

| #  | Article                                                                                                                                                                                                                                       | IF  | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | RF performance enhancement in multi-fin TFETs by scaling inter fin separation. Materials Science in<br>Semiconductor Processing, 2017, 71, 304-309.                                                                                           | 4.0 | 16        |
| 2  | Influence of Fringing-Field on DC/AC Characteristics of Siâ,ê,‹‹i>â,"Ge‹i>â," Based Multi-Channel Tunnel<br>FETs. IEEE Access, 2020, 8, 208658-208668.                                                                                        | 4.2 | 16        |
| 3  | Optimal Inter-Gate Separation and Overlapped Source of Multi-Channel Line Tunnel FETs. IEEE Open<br>Journal of Nanotechnology, 2020, 1, 38-46.                                                                                                | 2.0 | 16        |
| 4  | Random telegraph noise in gate-all-around silicon nanowire MOSFETs induced by a single charge trap or random interface traps. Journal of Computational Electronics, 2020, 19, 253-262.                                                        | 2.5 | 14        |
| 5  | Significance of Work Function Fluctuations in SiGe/Si Hetero-Nanosheet Tunnel-FET at Sub-3 nm<br>Nodes. IEEE Transactions on Electron Devices, 2022, 69, 434-438.                                                                             | 3.0 | 14        |
| 6  | Characteristics of Gate-All-Around Silicon Nanowire and Nanosheet MOSFETs with Various Spacers. ,<br>2020, , .                                                                                                                                |     | 13        |
| 7  | Effects of Spacer and Single-Charge Trap on Voltage Transfer Characteristics of Gate-All-Around<br>Silicon Nanowire CMOS Devices and Circuits. , 2020, , .                                                                                    |     | 11        |
| 8  | Gateâ€allâ€around nanowire vertical tunneling FETs by ferroelectric internal voltage amplification.<br>Nanotechnology, 2022, 33, 055201.                                                                                                      | 2.6 | 10        |
| 9  | Promised Design of Energy-Efficient Negative-Capacitance Vertical Tunneling FET. ECS Journal of Solid<br>State Science and Technology, 2021, 10, 075002.                                                                                      | 1.8 | 8         |
| 10 | Design of GAA Nanosheet Ferroelectric Area Tunneling FET and Its Significance with DC/RF<br>Characteristics Including Linearity Analyses. Nanoscale Research Letters, 2022, 17, 53.                                                           | 5.7 | 8         |
| 11 | Effects of a dual spacer on electrical characteristics and random telegraph noise of gate-all-around<br>silicon nanowire p-type metal–oxide–semiconductor field-effect transistors. Japanese Journal of<br>Applied Physics, 2020, 59, SGGA02. | 1.5 | 7         |
| 12 | p-SiGe nanosheet line tunnel field-effect transistors with ample exploitation of ferroelectric.<br>Japanese Journal of Applied Physics, 2021, 60, 054001.                                                                                     | 1.5 | 7         |
| 13 | High-Performance Metal-Ferroeletric-Semiconductor Nanosheet Line Tunneling Field Effect<br>Transistors with Strained SiGe. , 2020, , .                                                                                                        |     | 6         |
| 14 | Scaling Limitations of Line TFETs at Sub-8-nm Technology Node. , 2020, , .                                                                                                                                                                    |     | 5         |
| 15 | New Proficient Ferroelectric Nanosheet Line Tunneling FETs with Strained SiGe through Scaled n-epitaxial Layer. , 2020, , .                                                                                                                   |     | 5         |
| 16 | Machine Learning Approach to Predicting Tunnel Field-Effect Transistors. , 2021, , .                                                                                                                                                          |     | 3         |
| 17 | Device-Simulation-Based Machine Learning Technique for the Characteristic of Line Tunnel Field-Effect<br>Transistors. IEEE Access, 2022, 10, 53098-53107.                                                                                     | 4.2 | 2         |
| 18 | A Novel Design of Ferroelectric Nanowire Tunnel Field Effect Transistors. , 2021, , .                                                                                                                                                         |     | 1         |

| #  | ARTICLE                                                                                                                                                     | IF  | CITATIONS |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 19 | Comparative investigation of Si/Sio.6Geo.4/InAs 3D-fin-TFET for its optimized performance. , 2018, , .                                                      |     | 0         |
| 20 | Investigation of optimized Si <inf>1-x</inf> Ge <inf>x</inf> 3D-fin-TFET by varying the<br>fin height. , 2018, , .                                          |     | 0         |
| 21 | Performance metrics estimation in IC process flow by using TCAD simulations. TEPEXI BoletÃn<br>CientÃfico De La Escuela Superior Tepeji Del RÃo, 2018, 5, . | 0.0 | Ο         |