## Jie Gu

## List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/8575760/publications.pdf

Version: 2024-02-01

|          |                | 1163117      | 1125743        |
|----------|----------------|--------------|----------------|
| 30       | 226            | 8            | 13             |
| papers   | citations      | h-index      | g-index        |
|          |                |              |                |
|          |                |              |                |
|          |                |              |                |
| 30       | 30             | 30           | 210            |
| all docs | docs citations | times ranked | citing authors |
|          |                |              |                |

| #  | Article                                                                                                                                                                                             | IF   | Citations |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 1  | A 28 nm 0.6 V Low Power DSP for Mobile Applications. IEEE Journal of Solid-State Circuits, 2012, 47, 35-46.                                                                                         | 5.4  | 37        |
| 2  | The Effect of Random Dopant Fluctuations on Logic Timing at Low Voltage. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2012, 20, 911-924.                                       | 3.1  | 26        |
| 3  | Visualizing Thermally Activated Memristive Switching in Percolating Networks of Solutionâ€Processed 2D Semiconductors. Advanced Functional Materials, 2021, 31, 2107385.                            | 14.9 | 17        |
| 4  | High-Throughput Dynamic Time Warping Accelerator for Time-Series Classification With Pipelined Mixed-Signal Time-Domain Computing. IEEE Journal of Solid-State Circuits, 2021, 56, 624-635.         | 5.4  | 14        |
| 5  | A Fully Integrated Buck Regulator With 2-GHz Resonant Switching for Low-Power Applications. IEEE Journal of Solid-State Circuits, 2018, 53, 2663-2674.                                              | 5.4  | 13        |
| 6  | A Time-Domain Computing Accelerated Image Recognition Processor With Efficient Time Encoding and Non-Linear Logic Operation. IEEE Journal of Solid-State Circuits, 2019, 54, 3226-3237.             | 5.4  | 13        |
| 7  | Analysis and Design of Energy Efficient Time Domain Signal Processing. , 2016, , .                                                                                                                  |      | 10        |
| 8  | An Instruction-Driven Adaptive Clock Management Through Dynamic Phase Scaling and Compiler Assistance for a Low Power Microprocessor. IEEE Journal of Solid-State Circuits, 2019, 54, 2327-2338.    | 5.4  | 10        |
| 9  | 19.4 An Adaptive Clock Management Scheme Exploiting Instruction-Based Dynamic Timing Slack for a General-Purpose Graphics Processor Unit with Deep Pipeline and Out-of-Order Execution. , 2019, , . |      | 10        |
| 10 | A Dynamic Timing Enhanced DNN Accelerator With Compute-Adaptive Elastic Clock Chain Technique. IEEE Journal of Solid-State Circuits, 2021, 56, 55-65.                                               | 5.4  | 9         |
| 11 | Greybox Design Methodology. , 2017, , .                                                                                                                                                             |      | 8         |
| 12 | 31.3 A Compute-Adaptive Elastic Clock-Chain Technique with Dynamic Timing Enhancement for 2D PE-Array-Based Accelerators. , 2020, , .                                                               |      | 8         |
| 13 | Design and optimization of edge computing distributed neural processor for biomedical rehabilitation with sensor fusion., 2018,,.                                                                   |      | 7         |
| 14 | 19.7 A Scalable Pipelined Time-Domain DTW Engine for Time-Series Classification Using Multibit Time Flip-Flops With 140Giga-Cell-Updates/s Throughput. , 2019, , .                                  |      | 7         |
| 15 | Digital Compatible Synthesis, Placement and Implementation of Mixed-Signal Time-Domain Computing. , 2019, , .                                                                                       |      | 5         |
| 16 | An Adaptive Clock Scheme Exploiting Instruction-Based Dynamic Timing Slack for a GPGPU Architecture. IEEE Journal of Solid-State Circuits, 2020, 55, 2259-2269.                                     | 5.4  | 5         |
| 17 | An Image Recognition Processor with Time-domain Accelerators using Efficient Time Encoding and Non-linear Logic Operation. , 2018, , .                                                              |      | 4         |
| 18 | An Instruction Driven Adaptive Clock Phase Scaling with Timing Encoding and Online Instruction Calibration for a Low Power Microprocessor. , $2018$ , , .                                           |      | 4         |

| #  | Article                                                                                                                                                                                                | IF  | CITATIONS |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 19 | A Comprehensive Stochastic Design Methodology for Hold-Timing Resiliency in Voltage-Scalable Design. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2018, 26, 2118-2131.            | 3.1 | 4         |
| 20 | R-Accelerator: An RRAM-Based CGRA Accelerator With Logic Contraction. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2019, 27, 2655-2667.                                           | 3.1 | 4         |
| 21 | A Fully-integrated Gesture and Gait Processing SoC for Rehabilitation with ADC-less Mixed-signal Feature Extraction and Deep Neural Network for Classification and Online Training. , 2020, , .        |     | 3         |
| 22 | A Gesture Classification SoC for Rehabilitation With ADC-Less Mixed-Signal Feature Extraction and Training Capable Neural Network Classifier. IEEE Journal of Solid-State Circuits, 2021, 56, 876-886. | 5.4 | 3         |
| 23 | Comprehensive Analysis, Modeling and Design for Hold-Timing Resiliency in Voltage Scalable Design. ,<br>2016, , .                                                                                      |     | 1         |
| 24 | Holistic Energy Management with $\hat{l} \frac{1}{4} Processor$ Co-Optimization in Fully Integrated Battery-Less IoTs. , 2018, , .                                                                     |     | 1         |
| 25 | R-Accelerator: A Reconfigurable Accelerator with RRAM Based Logic Contraction and Resource Optimization for Application Specific Computing. , 2018, , .                                                |     | 1         |
| 26 | Compiler-guided instruction-level clock scheduling for timing speculative processors. , 2018, , .                                                                                                      |     | 1         |
| 27 | Design and Synthesis of Self-Healing Memristive Circuits for Timing Resilient Processor Design. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2018, 26, 2648-2660.                 | 3.1 | 1         |
| 28 | Cell-to-array thermal-aware analysis of stacked RRAM. , 2017, , .                                                                                                                                      |     | 0         |
| 29 | (Invited) Software-guided greybox design methodology with integrated power and clock management. , 2017, , .                                                                                           |     | 0         |
| 30 | A Fully-integrated LC-Oscillator Based Buck Regulator with Autonomous Resonant Switching for Low-Power Applications. , 2018, , .                                                                       |     | 0         |