## Anderson Luiz Sartor

List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/8023378/publications.pdf Version: 2024-02-01



| #  | Article                                                                                                                                                                                          | IF  | CITATIONS |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | Runtime Task Scheduling Using Imitation Learning for Heterogeneous Many-Core Systems. IEEE<br>Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2020, 39, 4064-4077.     | 2.7 | 20        |
| 2  | HiLITE: <u>Hi</u> erarchical and <u>L</u> ightweight <u>I</u> mita <u>t</u> ion L <u>e</u> arning for<br>Power Management of Embedded SoCs. IEEE Computer Architecture Letters, 2020, 19, 63-67. | 1.5 | 9         |
| 3  | Machine Learning-Based Processor Adaptability Targeting Energy, Performance, and Reliability. , 2019, , .                                                                                        |     | 1         |
| 4  | A fast and accurate hybrid fault injection platform for transient and permanent faults. Design<br>Automation for Embedded Systems, 2019, 23, 3-19.                                               | 1.0 | 5         |
| 5  | Dynamic Trade-off among Fault Tolerance, Energy Consumption, and Performance on a Multiple-Issue<br>VLIW Processor. IEEE Transactions on Multi-Scale Computing Systems, 2018, 4, 327-339.        | 2.4 | 4         |
| 6  | Adaptive and polymorphic VLIW processor to optimize fault tolerance, energy consumption, and performance. , 2018, , .                                                                            |     | 3         |
| 7  | BRAM-based function reuse for multi-core architectures in FPGAs. Microprocessors and Microsystems, 2018, 63, 237-248.                                                                            | 2.8 | 0         |
| 8  | ISA-DTMR: Selective Protection in Configurable Heterogeneous Multicores. Lecture Notes in Computer Science, 2018, , 231-242.                                                                     | 1.3 | 1         |
| 9  | AÂLow-CostÂBRAM-BasedÂFunction ReuseÂforÂConfigurableÂSoft-Core ProcessorsÂinÂFPGAs. Lecture Notes in<br>Computer Science, 2018, , 499-510.                                                      | 1.3 | 1         |
| 10 | Exploiting Idle Hardware to Provide Low Overhead Fault Tolerance for VLIW Processors. ACM Journal on Emerging Technologies in Computing Systems, 2017, 13, 1-21.                                 | 2.3 | 11        |
| 11 | Simbah-FI: Simulation-Based Hybrid Fault Injector. , 2017, , .                                                                                                                                   |     | 5         |
| 12 | Multi-architecture profiler for Android. International Journal of High Performance Systems<br>Architecture, 2017, 7, 41.                                                                         | 0.3 | 0         |
| 13 | Adaptive ILP control to increase fault tolerance for VLIW processors. , 2016, , .                                                                                                                |     | 11        |
| 14 | A Novel Phase-Based Low Overhead Fault Tolerance Approach for VLIW Processors. , 2015, , .                                                                                                       |     | 7         |

14 A Novel Phase-Based Low Overhead Fault Tolerance Approach for VLIW Processors. , 2015, , .