## M Jagadesh Kumar

List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/792975/publications.pdf

Version: 2024-02-01

234 papers 6,806 citations

76294 40 h-index 76872 74 g-index

250 all docs

250 docs citations

250 times ranked

1957 citing authors

| #  | Article                                                                                                                                                                                                         | IF  | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | Doping-Less Tunnel Field Effect Transistor: Design and Investigation. IEEE Transactions on Electron Devices, 2013, 60, 3285-3290.                                                                               | 1.6 | 521       |
| 2  | Novel Attributes of a Dual Material Gate Nanoscale Tunnel Field-Effect Transistor. IEEE Transactions on Electron Devices, 2011, 58, 404-410.                                                                    | 1.6 | 392       |
| 3  | Controlling Short-Channel Effects in Deep-Submicron SOI MOSFETs for Improved Reliability: A Review. IEEE Transactions on Device and Materials Reliability, 2004, 4, 99-109.                                     | 1.5 | 363       |
| 4  | Controlling Ambipolar Current in Tunneling FETs Using Overlapping Gate-on-Drain. IEEE Journal of the Electron Devices Society, 2014, 2, 187-190.                                                                | 1.2 | 271       |
| 5  | Two-Dimensional Analytical Modeling of Fully Depleted DMG SOI MOSFET and Evidence for Diminished SCEs. IEEE Transactions on Electron Devices, 2004, 51, 569-574.                                                | 1.6 | 249       |
| 6  | A New Dual-Material Double-Gate (DMDG) Nanoscale SOI MOSFET—Two-Dimensional Analytical Modeling and Simulation. IEEE Nanotechnology Magazine, 2005, 4, 260-268.                                                 | 1.1 | 202       |
| 7  | Bipolar Charge-Plasma Transistor: A Novel Three Terminal Device. IEEE Transactions on Electron Devices, 2012, 59, 962-967.                                                                                      | 1.6 | 197       |
| 8  | In-Built N <sup>+</sup> Pocket p-n-p-n Tunnel Field-Effect Transistor. IEEE Electron Device Letters, 2014, 35, 1170-1172.                                                                                       | 2.2 | 131       |
| 9  | Investigation of the Novel Attributes of a Fully Depleted Dual-Material Gate SOI MOSFET. IEEE Transactions on Electron Devices, 2004, 51, 1463-1467.                                                            | 1.6 | 127       |
| 10 | Impact of Strain on Drain Current and Threshold Voltage of Nanoscale Double Gate Tunnel Field Effect Transistor: Theoretical Investigation and Analysis. Japanese Journal of Applied Physics, 2009, 48, 064503. | 0.8 | 124       |
| 11 | Controlling the Drain Side Tunneling Width to Reduce Ambipolar Current in Tunnel FETs Using Heterodielectric BOX. IEEE Transactions on Electron Devices, 2015, 62, 3882-3886.                                   | 1.6 | 123       |
| 12 | Dielectric-Modulated Impact-Ionization MOS Transistor as a Label-Free Biosensor. IEEE Electron Device Letters, 2013, 34, 1575-1577.                                                                             | 2.2 | 112       |
| 13 | Nanotube Junctionless FET: Proposal, Design, and Investigation. IEEE Transactions on Electron Devices, 2017, 64, 1851-1856.                                                                                     | 1.6 | 106       |
| 14 | Compact Analytical Model of Dual Material Gate Tunneling Field-Effect Transistor Using Interband Tunneling and Channel Transport. IEEE Transactions on Electron Devices, 2014, 61, 1936-1942.                   | 1.6 | 102       |
| 15 | Compact Analytical Drain Current Model of Gate-All-Around Nanowire Tunneling FET. IEEE Transactions on Electron Devices, 2014, 61, 2599-2603.                                                                   | 1.6 | 93        |
| 16 | Insight into Lateral Band-to-Band-Tunneling in Nanowire Junctionless FETs. IEEE Transactions on Electron Devices, 2016, 63, 4138-4142.                                                                          | 1.6 | 90        |
| 17 | Dielectric modulated overlapping gate-on-drain tunnel-FET as a label-free biosensor. Superlattices and Microstructures, 2015, 86, 198-202.                                                                      | 1.4 | 89        |
| 18 | Diameter Dependence of Leakage Current in Nanowire Junctionless Field Effect Transistors. IEEE Transactions on Electron Devices, 2017, 64, 1330-1335.                                                           | 1.6 | 87        |

| #  | Article                                                                                                                                                                                                    | IF  | Citations |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 19 | Realizing Efficient Volume Depletion in SOI Junctionless FETs. IEEE Journal of the Electron Devices Society, 2016, 4, 110-115.                                                                             | 1.2 | 75        |
| 20 | New dual-material SG nanoscale MOSFET: analytical threshold-voltage model. IEEE Transactions on Electron Devices, 2006, 53, 920-922.                                                                       | 1.6 | 74        |
| 21 | Controlling L-BTBT and Volume Depletion in Nanowire JLFETs Using Core–Shell Architecture. IEEE<br>Transactions on Electron Devices, 2016, 63, 3790-3794.                                                   | 1.6 | 70        |
| 22 | Extended- $p^{+}$ Stepped Gate LDMOS for Improved Performance. IEEE Transactions on Electron Devices, 2010, 57, 1719-1724.                                                                                 | 1.6 | 69        |
| 23 | Controlling BTBT-Induced Parasitic BJT Action in Junctionless FETs Using a Hybrid Channel. IEEE Transactions on Electron Devices, 2016, 63, 3350-3353.                                                     | 1.6 | 65        |
| 24 | Estimation and Compensation of Process-Induced Variations in Nanoscale Tunnel Field-Effect Transistors for Improved Reliability. IEEE Transactions on Device and Materials Reliability, 2010, 10, 390-395. | 1.5 | 64        |
| 25 | A Pseudo-2-D-Analytical Model of Dual Material Gate All-Around Nanowire Tunneling FET. IEEE<br>Transactions on Electron Devices, 2014, 61, 2264-2270.                                                      | 1.6 | 64        |
| 26 | Spacer Design Guidelines for Nanowire FETs From Gate-Induced Drain Leakage Perspective. IEEE Transactions on Electron Devices, 2017, 64, 3007-3015.                                                        | 1.6 | 61        |
| 27 | Two-Dimensional Analytical Threshold Voltage Model of Nanoscale Fully Depleted SOI MOSFET With Electrically Induced S/D Extensions. IEEE Transactions on Electron Devices, 2005, 52, 1568-1575.            | 1.6 | 58        |
| 28 | Junctionless Impact Ionization MOS: Proposal and Investigation. IEEE Transactions on Electron Devices, 2014, 61, 4295-4298.                                                                                | 1.6 | 58        |
| 29 | Compact Analytical Threshold-Voltage Model of Nanoscale Fully Depleted Strained-Si on<br>Silicon–Germanium-on-Insu lator (SGOI) MOSFETs. IEEE Transactions on Electron Devices, 2007, 54,<br>554-562.      | 1.6 | 57        |
| 30 | Physical Insights Into the Nature of Gate-Induced Drain Leakage in Ultrashort Channel Nanowire FETs. IEEE Transactions on Electron Devices, 2017, 64, 2604-2610.                                           | 1.6 | 56        |
| 31 | New buried P+-grid polysilicon emitter bipolar power transistor. Solid-State Electronics, 1995, 38, 1854-1856.                                                                                             | 0.8 | 51        |
| 32 | A Novel Gate-Stack-Engineered Nanowire FET for Scaling to the Sub-10-nm Regime. IEEE Transactions on Electron Devices, 2016, 63, 5055-5059.                                                                | 1.6 | 50        |
| 33 | The Ground Plane in Buried Oxide for Controlling Short-Channel Effects in Nanoscale SOI MOSFETs. IEEE Transactions on Electron Devices, 2008, 55, 1554-1557.                                               | 1.6 | 49        |
| 34 | Schottky Collector Bipolar Transistor Without Impurity Doped Emitter and Base: Design and Performance. IEEE Transactions on Electron Devices, 2013, 60, 2956-2959.                                         | 1.6 | 49        |
| 35 | Nanotube Tunneling FET With a Core Source for Ultrasteep Subthreshold Swing: A Simulation Study. IEEE Transactions on Electron Devices, 2019, 66, 4425-4432.                                               | 1.6 | 49        |
| 36 | Investigation of the novel attributes of a single-halo double gate SOI MOSFET: 2D simulation study. Microelectronics Journal, 2004, 35, 761-765.                                                           | 1.1 | 48        |

| #  | Article                                                                                                                                                                                                      | IF  | CITATIONS |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 37 | A simple analytical threshold voltage model of nanoscale single-layer fully depleted strained-silicon-on-insulator MOSFETs. IEEE Transactions on Electron Devices, 2006, 53, 2500-2506.                      | 1.6 | 47        |
| 38 | Impact of Strain or Ge Content on the Threshold Voltage of Nanoscale Strained-Si/SiGe Bulk MOSFETs. IEEE Transactions on Device and Materials Reliability, 2007, 7, 181-187.                                 | 1.5 | 46        |
| 39 | Dielectric-Modulated Field Effect Transistors for DNA Detection: Impact of DNA Orientation. IEEE Electron Device Letters, 2016, 37, 1485-1488.                                                               | 2.2 | 44        |
| 40 | 2-D Analytical Model for the Threshold Voltage of a Tunneling FET With Localized Charges. IEEE Transactions on Electron Devices, 2014, 61, 3054-3059.                                                        | 1.6 | 43        |
| 41 | Charge-Modulated Underlap I-MOS Transistor as a Label-Free Biosensor: A Simulation Study. IEEE<br>Transactions on Electron Devices, 2015, 62, 2645-2651.                                                     | 1.6 | 43        |
| 42 | Symmetric Operation in an Extended Back Gate JLFET for Scaling to the 5-nm Regime Considering Quantum Confinement Effects. IEEE Transactions on Electron Devices, 2017, 64, 21-27.                           | 1.6 | 42        |
| 43 | A Line Tunneling Field-Effect Transistor Based on Misaligned Core–Shell Gate Architecture in Emerging Nanotube FETs. IEEE Transactions on Electron Devices, 2019, 66, 2809-2816.                             | 1.6 | 42        |
| 44 | A Stepped Oxide Hetero-Material Gate Trench Power MOSFET for Improved Performance. IEEE Transactions on Electron Devices, 2009, 56, 1355-1359.                                                               | 1.6 | 41        |
| 45 | An Accurate Compact Analytical Model for the Drain Current of a TFET From Subthreshold to Strong Inversion. IEEE Transactions on Electron Devices, 2015, 62, 478-484.                                        | 1.6 | 40        |
| 46 | Profile design considerations for minimizing base transit time in SiGe HBT's. IEEE Transactions on Electron Devices, 1998, 45, 1725-1731.                                                                    | 1.6 | 39        |
| 47 | Compact modeling of the effects of parasitic internal fringe capacitance on the threshold voltage of high-k gate-dielectric nanoscale SOI MOSFETs. IEEE Transactions on Electron Devices, 2006, 53, 706-711. | 1.6 | 39        |
| 48 | Controlling L-BTBT in Emerging Nanotube FETs Using Dual-Material Gate. IEEE Journal of the Electron Devices Society, 2018, 6, 611-621.                                                                       | 1.2 | 39        |
| 49 | Dual-Material-Gate Technique for Enhanced Transconductance and Breakdown Voltage of Trench Power MOSFETs. IEEE Transactions on Electron Devices, 2009, 56, 517-522.                                          | 1.6 | 38        |
| 50 | Investigation of a new modified source/drain for diminished self-heating effects in nanoscale MOSFETs using computer simulation. Physica E: Low-Dimensional Systems and Nanostructures, 2006, 33, 134-138.   | 1.3 | 37        |
| 51 | Vertical Bipolar Charge Plasma Transistor with Buried Metal Layer. Scientific Reports, 2015, 5, 7860.                                                                                                        | 1.6 | 37        |
| 52 | Leakage Current Reduction Techniques in Poly-Si TFTs for Active Matrix Liquid Crystal Displays: A Comprehensive Study. IEEE Transactions on Device and Materials Reliability, 2006, 6, 315-325.              | 1.5 | 36        |
| 53 | PNPN tunnel FET with controllable drain side tunnel barrier width: Proposal and analysis. Superlattices and Microstructures, 2015, 86, 121-125.                                                              | 1.4 | 36        |
| 54 | Comprehensive Analysis of Gate-Induced Drain Leakage in Emerging FET Architectures: Nanotube FETs Versus Nanowire FETs. IEEE Access, 2017, 5, 18918-18926.                                                   | 2.6 | 36        |

| #  | Article                                                                                                                                                                                                                | IF  | Citations |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 55 | Thin-Film Bipolar Transistors on Recrystallized Polycrystalline Silicon Without Impurity Doped Junctions: Proposal and Investigation. Journal of Display Technology, 2014, 10, 590-594.                                | 1.3 | 35        |
| 56 | A full-range dual material gate tunnel field effect transistor drain current model considering both source and drain depletion region band-to-band tunneling. Journal of Computational Electronics, 2015, 14, 280-287. | 1.3 | 34        |
| 57 | A Planar Junctionless FET Using SiC With Reduced Impact of Interface Traps: Proposal and Analysis. IEEE Transactions on Electron Devices, 2017, 64, 4430-4434.                                                         | 1.6 | 32        |
| 58 | Shielded channel double-gate MOSFET: a novel device for reliable nanoscale CMOS applications. IEEE Transactions on Device and Materials Reliability, 2005, 5, 509-514.                                                 | 1.5 | 31        |
| 59 | QUANTUM CONFINEMENT EFFECTS IN STRAINED SILICON MOSFETS. International Journal of Nanoscience, 2008, 07, 81-84.                                                                                                        | 0.4 | 31        |
| 60 | A Compact Analytical Model for the Drain Current of Gate-All-Around Nanowire Tunnel FET Accurate From Sub-Threshold to ON-State. IEEE Nanotechnology Magazine, 2015, 14, 358-362.                                      | 1.1 | 30        |
| 61 | Bipolar I-MOS—An Impact-Ionization MOS With Reduced Operating Voltage Using the Open-Base BJT Configuration. IEEE Transactions on Electron Devices, 2015, 62, 4345-4348.                                               | 1.6 | 29        |
| 62 | Improving the breakdown voltage, ON-resistance and gate-charge of InGaAs LDMOS power transistors. Semiconductor Science and Technology, 2012, 27, 105030.                                                              | 1.0 | 28        |
| 63 | Polysilicon Spacer Gate Technique to Reduce Gate Charge of a Trench Power MOSFET. IEEE<br>Transactions on Electron Devices, 2012, 59, 738-744.                                                                         | 1.6 | 27        |
| 64 | Reconfigurable FET Biosensor for a Wide Detection Range and Electrostatically Tunable Sensing Response. IEEE Sensors Journal, 2020, 20, 2261-2269.                                                                     | 2.4 | 27        |
| 65 | Collector design tradeoffs for low voltage applications of advanced bipolar transistors. IEEE Transactions on Electron Devices, 1993, 40, 1478-1483.                                                                   | 1.6 | 25        |
| 66 | A new 4H-SiC lateral merged double Schottky (LMDS) rectifier with excellent forward and reverse characteristics. IEEE Transactions on Electron Devices, 2001, 48, 2695-2700.                                           | 1.6 | 25        |
| 67 | Effect of the Ge mole fraction on the formation of a conduction path in cylindrical strained-silicon-on-SiGe MOSFETs. Superlattices and Microstructures, 2008, 44, 79-85.                                              | 1.4 | 25        |
| 68 | Surface Accumulation Layer Transistor (SALTran): A New Bipolar Transistor for Enhanced Current Gain and Reduced Hot-Carrier Degradation. IEEE Transactions on Device and Materials Reliability, 2004, 4, 509-515.      | 1.5 | 24        |
| 69 | Impact of gate leakage considerations in tunnel field effect transistor design. Japanese Journal of Applied Physics, 2014, 53, 074201.                                                                                 | 0.8 | 24        |
| 70 | 1-T Capacitorless DRAM Using Bandgap-Engineered Silicon-Germanium Bipolar I-MOS. IEEE Transactions on Electron Devices, 2017, 64, 1583-1590.                                                                           | 1.6 | 24        |
| 71 | Molecular Diodes and Applications. Recent Patents on Nanotechnology, 2007, 1, 51-57.                                                                                                                                   | 0.7 | 23        |
| 72 | Nanoscale SOI MOSFETs with electrically induced source/drain extension: Novel attributes and design considerations for suppressed short-channel effects. Superlattices and Microstructures, 2006, 39, 395-405.         | 1.4 | 22        |

| #  | Article                                                                                                                                                                                                                                    | IF  | CITATIONS |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 73 | Compact Surface Potential Model for FD SOI MOSFET Considering Substrate Depletion Region. IEEE Transactions on Electron Devices, 2008, 55, 789-795.                                                                                        | 1.6 | 22        |
| 74 | Analytical drain current model for nanoscale strainedâ€si/SiGe MOSFETs. COMPEL - the International Journal for Computation and Mathematics in Electrical and Electronic Engineering, 2009, 28, 353-371.                                    | 0.5 | 22        |
| 75 | 2-D Threshold Voltage Model for the Double-Gate p-n-p-n TFET With Localized Charges. IEEE Transactions on Electron Devices, 2016, 63, 3663-3668.                                                                                           | 1.6 | 22        |
| 76 | The Charge Plasma n-p-n Impact Ionization MOS on FDSOI Technology: Proposal and Analysis. IEEE Transactions on Electron Devices, 2017, 64, 3-7.                                                                                            | 1.6 | 21        |
| 77 | Realizing a Planar 4H-SiC Junctionless FET for Sub-10-nm Regime Using P <sup>+</sup> Pocket. IEEE Transactions on Electron Devices, 2019, 66, 3209-3214.                                                                                   | 1.6 | 21        |
| 78 | A New Strained-Silicon Channel Trench-Gate Power MOSFET: Design and Analysis. IEEE Transactions on Electron Devices, 2008, 55, 3299-3304.                                                                                                  | 1.6 | 20        |
| 79 | Raised Source/Drain Dopingless Junctionless Accumulation Mode FET: Design and Analysis. IEEE<br>Transactions on Electron Devices, 2016, 63, 4185-4190.                                                                                     | 1.6 | 20        |
| 80 | Diminished Short Channel Effects in Nanoscale Double-Gate Silicon-on-Insulator<br>Metal–Oxide–Semiconductor Field-Effect-Transistors due to Induced Back-Gate Step Potential.<br>Japanese Journal of Applied Physics, 2005, 44, 6508-6509. | 0.8 | 19        |
| 81 | A Silicon Biristor With Reduced Operating Voltage: Proposal and Analysis. IEEE Journal of the Electron Devices Society, 2015, 3, 67-72.                                                                                                    | 1.2 | 19        |
| 82 | Double gate symmetric tunnel FET: investigation and analysis. IET Circuits, Devices and Systems, 2017, 11, 365-370.                                                                                                                        | 0.9 | 19        |
| 83 | The effects of collector lifetime on the characteristics of high-voltage power transistors operating in the quasi-saturation region. IEEE Transactions on Electron Devices, 1987, 34, 1163-1169.                                           | 1.6 | 17        |
| 84 | Elimination of bipolar induced drain breakdown and single transistor latch in submicron PD SOI MOSFET. IEEE Transactions on Reliability, 2002, 51, 367-370.                                                                                | 3.5 | 17        |
| 85 | A new symmetrical double gate nanoscale MOSFET with asymmetrical side gates for electrically induced source/drain. Microelectronic Engineering, 2006, 83, 409-414.                                                                         | 1.1 | 17        |
| 86 | Junctionless Biristor: A Bistable Resistor Without Chemically Doped P-N Junctions. IEEE Journal of the Electron Devices Society, 2015, 3, 311-315.                                                                                         | 1.2 | 17        |
| 87 | Linearity and speed optimization in SOI LDMOS using gate engineering. Semiconductor Science and Technology, 2010, 25, 015006.                                                                                                              | 1.0 | 16        |
| 88 | Schottky Biristor: A Metal-Semiconductor–Metal Bistable Resistor. IEEE Transactions on Electron Devices, 2015, 62, 2360-2363.                                                                                                              | 1.6 | 16        |
| 89 | A Tunnel Dielectric-Based Junctionless Transistor With Reduced Parasitic BJT Action. IEEE Transactions on Electron Devices, 2017, 64, 3470-3475.                                                                                           | 1.6 | 16        |
| 90 | An Impact Ionization MOSFET With Reduced Breakdown Voltage Based on Back-Gate Misalignment. IEEE Transactions on Electron Devices, 2019, 66, 868-875.                                                                                      | 1.6 | 16        |

| #   | Article                                                                                                                                                                                                                      | IF          | CITATIONS                     |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------|
| 91  | Evidence for suppressed short-channel effects in deep submicron dual-material gate (DMG) partially depleted SOI MOSFETs $\hat{a} \in A$ two-dimensional analytical approach. Microelectronic Engineering, 2004, 75, 367-374. | 1.1         | 15                            |
| 92  | A super beta bipolar transistor using SiGe-base surface accumulation layer transistor(SALTran) concept: a simulation study. IEEE Transactions on Electron Devices, 2006, 53, 577-579.                                        | 1.6         | 15                            |
| 93  | Memristor - Why Do We Have to Know About It?. IETE Technical Review (Institution of Electronics and) Tj ETQq1                                                                                                                | l 0.78431   | 4 rgBT /Over                  |
| 94  | On the iterative schemes to obtain base doping profiles for reducing base transit time in a bipolar transistor. IEEE Transactions on Electron Devices, 2001, 48, 1222-1224.                                                  | 1.6         | 14                            |
| 95  | A new lateral PNM Schottky collector bipolar transistor (SCBT) on SOI for nonsaturating VLSI logic design. IEEE Transactions on Electron Devices, 2002, 49, 1070-1072.                                                       | 1.6         | 14                            |
| 96  | Comprehensive approach to modeling threshold voltage ofÂnanoscale strained silicon SOI MOSFETs. Journal of Computational Electronics, 2007, 6, 439-444.                                                                      | 1.3         | 14                            |
| 97  | Evaluating Scientists: Citations, Impact Factor, h-Index, Online Page Hits and What Else?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2009, 26, 165.                         | 2.1         | 14                            |
| 98  | A pseudo 2-D surface potential model of a dual material double gate junctionless field effect transistor. Journal of Computational Electronics, 2015, 14, 686-693.                                                           | 1.3         | 14                            |
| 99  | Investigation of the Scalability of Emerging Nanotube Junctionless FETs Using an Intrinsic Pocket. IEEE Journal of the Electron Devices Society, 2019, 7, 888-896.                                                           | 1.2         | 14                            |
| 100 | Novel Ge-profile design for high-speed SiGe HBTs: modelling and analysis. IET Circuits, Devices and Systems, 1999, 146, 291.                                                                                                 | 0.6         | 13                            |
| 101 | Study of the extended p/sup +/ dual source structure for eliminating bipolar induced breakdown in submicron SOI MOSFET's. IEEE Transactions on Electron Devices, 2000, 47, 1678-1680.                                        | 1.6         | 13                            |
| 102 | A New Poly-Si TG-TFT With Diminished Pseudosubthreshold Region: Theoretical Investigation and Analysis. IEEE Transactions on Electron Devices, 2005, 52, 1815-1820.                                                          | 1.6         | 13                            |
| 103 | A New High Breakdown Voltage Lateral Schottky Collector Bipolar Transistor on SOI: Design and Analysis. IEEE Transactions on Electron Devices, 2005, 52, 2496-2501.                                                          | 1.6         | 13                            |
| 104 | Recessed source concept in nanoscale vertical surrounding gate (VSG) MOSFETs for controlling short-channel effects. Physica E: Low-Dimensional Systems and Nanostructures, 2009, 41, 671-676.                                | 1.3         | 13                            |
| 105 | Modeling a Dual-Material-Gate Junctionless FET Under Full and Partial Depletion Conditions Using Finite-Differentiation Method. IEEE Transactions on Electron Devices, 2016, 63, 2282-2287.                                  | 1.6         | 13                            |
| 106 | Innovation and Technology should Lead to Abundance not Scarcity. IETE Technical Review (Institution) Tj ETQq0 (                                                                                                              | 0 0 rgBT /C | verlock 10 <sup>-</sup><br>12 |
| 107 | Investigation of laterally single-diffused metal oxide semiconductor (LSMOS) field effect transistor. Current Applied Physics, 2015, 15, 1130-1133.                                                                          | 1.1         | 12                            |
| 108 | Sub-10 nm Scalability of Junctionless FETs Using a Ground Plane in High-K BOX: A Simulation Study. IEEE Access, 2020, 8, 137540-137548.                                                                                      | 2.6         | 11                            |

| #   | Article                                                                                                                                                                                                                                            | IF  | CITATIONS |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 109 | A New Buried-Oxide-In-Drift-Region Trench MOSFET With Improved Breakdown Voltage. IEEE Electron Device Letters, 2009, 30, 990-992.                                                                                                                 | 2.2 | 10        |
| 110 | A New On-Chip ESD Strategy Using TFETs-TCAD Based Device and Network Simulations. IEEE Journal of the Electron Devices Society, 2018, 6, 298-308.                                                                                                  | 1.2 | 10        |
| 111 | 1-T Capacitorless DRAM Using Laterally Bandgap Engineered Si-Si:C Heterostructure Bipolar I-MOS for Improved Sensing Margin and Retention Time. IEEE Nanotechnology Magazine, 2018, 17, 543-551.                                                   | 1.1 | 10        |
| 112 | National Education Policy: How does it Affect Higher Education in India?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2020, 37, 327-328.                                                            | 2.1 | 10        |
| 113 | The effects of emitter region recombination and bandgap narrowing on the current gain and the collector lifetime of high-voltage bipolar transistors. IEEE Transactions on Electron Devices, 1989, 36, 1803-1810.                                  | 1.6 | 9         |
| 114 | Selective reactive ion etching of PECVD silicon nitride over amorphous silicon in and nitrogen containing plasma gas mixtures. Solid-State Electronics, 1996, 39, 33-37.                                                                           | 0.8 | 9         |
| 115 | A New Hetero-material Stepped Gate (HSG) SOI LDMOS for RF Power Amplifier Applications. , 2010, , .                                                                                                                                                |     | 9         |
| 116 | GaAs Tunnel Diode With Electrostatically Doped n-Region: Proposal and Analysis. IEEE Transactions on Electron Devices, 2015, 62, 3445-3448.                                                                                                        | 1.6 | 9         |
| 117 | Schottky Barrier FET Biosensor for Dual Polarity Detection: A Simulation Study. IEEE Electron Device Letters, 2017, 38, 1594-1597.                                                                                                                 | 2.2 | 9         |
| 118 | Realizing highâ€voltage thin film lateral bipolar transistors on SOI with a collectorâ€tub. Microelectronics International, 2005, 22, 3-9.                                                                                                         | 0.4 | 8         |
| 119 | ShOC rectifier: a new metal-semiconductor device with excellent forward and reverse characteristics. IEEE Transactions on Electron Devices, 2005, 52, 130-132.                                                                                     | 1.6 | 8         |
| 120 | Enhanced Breakdown Voltage, Diminished Quasi-Saturation, and Self-Heating Effects in SOI Thin-Film Bipolar Transistors for Improved Reliability: A TCAD Simulation Study. IEEE Transactions on Device and Materials Reliability, 2006, 6, 306-314. | 1.5 | 8         |
| 121 | Expanding the Boundaries of Your Research Using Social Media: Stand-Up and Be Counted. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2014, 31, 255-257.                                               | 2.1 | 8         |
| 122 | Novel lateral merged double Schottky (LMDS) rectifier: proposal and design. IET Circuits, Devices and Systems, 2001, 148, 165.                                                                                                                     | 0.6 | 7         |
| 123 | A new low-loss lateral trench sidewall Schottky (LTSS) rectifier on SOI with high and sharp breakdown voltage. IEEE Transactions on Electron Devices, 2002, 49, 1316-1319.                                                                         | 1.6 | 7         |
| 124 | Realising wide bandgap P-SiC-emitter lateral heterojunction bipolar transistors with low collector–emitter offset voltage and high current gain: a novel proposal using numerical simulation. IET Circuits, Devices and Systems, 2004, 151, 399.   | 0.6 | 7         |
| 125 | Analytical Drain Current Model of Nanoscale Strained-Si/SiGe MOSFETs for Analog Circuit Simulation. , 2007, , .                                                                                                                                    |     | 7         |
| 126 | A novel Doping-less Bipolar Transistor with Schottky Collector. , 2011, , .                                                                                                                                                                        |     | 7         |

| #   | Article                                                                                                                                                                                                     | IF  | CITATIONS |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 127 | Compact Modeling of Partially Depleted Silicon-on-Insulator Drain-Extended MOSFET (DEMOSFET) Including High-Voltage and Floating-Body Effects. IEEE Transactions on Electron Devices, 2011, 58, 3485-3493.  | 1.6 | 7         |
| 128 | Making Your Research Paper Discoverable: Title Plays the Winning Trick. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2013, 30, 361.                           | 2.1 | 7         |
| 129 | A Novel Cascade-Free 5-V ESD Clamp Using I-MOS: Proposal and Analysis. IEEE Transactions on Device and Materials Reliability, 2016, 16, 200-207.                                                            | 1.5 | 7         |
| 130 | In <sub>0.53</sub> Ga <sub>0.47</sub> As/InP Trench-Gate Power MOSFET Based on Impact Ionization for Improved Performance: Design and Analysis. IEEE Transactions on Electron Devices, 2017, 64, 4561-4567. | 1.6 | 7         |
| 131 | Collector recombination lifetime from the quasi-saturation analysis of high-voltage bipolar transistors. IEEE Transactions on Electron Devices, 1990, 37, 2395-2398.                                        | 1.6 | 6         |
| 132 | Enhanced current gain in SiC power BJTs using a novel surface accumulation layer transistor concept. Microelectronic Engineering, 2005, 81, 90-95.                                                          | 1.1 | 6         |
| 133 | Special Issue on Nanowire Transistors: Modeling, Device Design, and Technology. IEEE Transactions on Electron Devices, 2008, 55, 2813-2819.                                                                 | 1.6 | 6         |
| 134 | Drain current model for SOI TFET considering source and drain side tunneling. , 2014, , .                                                                                                                   |     | 6         |
| 135 | Miller's approximation in advanced bipolar transistors under nonlocal impact ionization conditions. IEEE Transactions on Electron Devices, 1994, 41, 2471-2473.                                             | 1.6 | 5         |
| 136 | Lateral thin-film Schottky (LTFS) rectifier on SOI: a device with higher than plane parallel breakdown voltage. IEEE Transactions on Electron Devices, 2002, 49, 181-184.                                   | 1.6 | 5         |
| 137 | A new, high-voltage 4H-SiC lateral dual sidewall schottky (LDSS) rectifier: theoretical investigation and analysis. IEEE Transactions on Electron Devices, 2003, 50, 1690-1693.                             | 1.6 | 5         |
| 138 | On the Parasitic Gate Capacitance of Small-Geometry MOSFETs. IEEE Transactions on Electron Devices, 2005, 52, 1676-1677.                                                                                    | 1.6 | 5         |
| 139 | On the dominant recombination level of platinum in silicon. Physica Status Solidi A, 1985, 87, 651-655.                                                                                                     | 1.7 | 4         |
| 140 | Design tradeoffs for improved V/sub CE(sat/) versus I/sub C/ of bipolar transistors under forced gain conditions. IEEE Transactions on Electron Devices, 1994, 41, 398-402.                                 | 1.6 | 4         |
| 141 | 2D-simulation and analysis of lateral SiC N-emitter SiGe P-base Schottky metal-collector (NPM) HBT on SOI. Microelectronics Reliability, 2003, 43, 1145-1149.                                               | 0.9 | 4         |
| 142 | A new lateral SiGe-base PNM Schottky collector bipolar transistor on SOI for non-saturating VLSI logic design. , 0, , .                                                                                     |     | 4         |
| 143 | Proposal and design of a new SiC-emitter lateral NPM Schottky collector bipolar transistor on SOI for VLSI applications. IET Circuits, Devices and Systems, 2004, 151, 63.                                  | 0.6 | 4         |
| 144 | Guest Editorial Special Issue on Nanowire Transistors: Modeling, Device Design, and Technology. IEEE Nanotechnology Magazine, 2008, 7, 643-650.                                                             | 1.1 | 4         |

| #   | Article                                                                                                                                                                                                                        | IF                 | Citations                 |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------|
| 145 | Guest Editorial Special Issue on Light-Emitting Diodes. IEEE Transactions on Electron Devices, 2010, 57, 7-11.                                                                                                                 | 1.6                | 4                         |
| 146 | Honestly speaking about academic dishonesty. IETE Technical Review (Institution of Electronics and) Tj ETQq0 0                                                                                                                 | 0 rgBT /Ον         | verlock 10 Tf             |
| 147 | Smart Cities with Massive Data Centric Living are Hard to Build Without 5G Networks. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2015, 32, 237-239.                             | 2.1                | 4                         |
| 148 | Induced dielectric modulated tunnel field effect transistor biosensor (I-DMTFET): Proposal and investigation. , 2017, , .                                                                                                      |                    | 4                         |
| 149 | Realising high-current gain p-n-p transistors using a novel surface accumulation layer transistor (SALTran) concept. IET Circuits, Devices and Systems, 2005, 152, 178.                                                        | 0.6                | 3                         |
| 150 | The Simulation of a new asymmetrical double-gate poly-Si TFT with modified channel conduction mechanism for highly reduced OFF-state leakage current. IEEE Transactions on Device and Materials Reliability, 2005, 5, 675-682. | 1.5                | 3                         |
| 151 | Being Wary of Plagiarism. IETE Technical Review (Institution of Electronics and Telecommunication) Tj ETQq1 1 C                                                                                                                | ).784314 r<br>2.1  | gBJT /Overloo             |
| 152 | Face Recognition by Machines: Is It an Effective Surveillance Tactic?. IETE Technical Review (Institution) Tj ETQq0                                                                                                            | 0 <u>9.f</u> gBT/  | Oyerlock 10               |
| 153 | The Malady of Technology in Our Lives: Is Anyone Listening?. IETE Technical Review (Institution of) Tj ETQq1 1 0.                                                                                                              | 78 <u>43</u> 14 rg | BT <sub>3</sub> /Overlock |
| 154 | Schottky bipolar I-MOS: An I-MOS with Schottky electrodes and an open-base BJT configuration for reduced operating voltage. Superlattices and Microstructures, 2017, 104, 422-427.                                             | 1.4                | 3                         |
| 155 | Charge Plasma High Voltage PIN Diode Investigation. , 2018, , .                                                                                                                                                                |                    | 3                         |
| 156 | What is in store in January-February 2019 issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2019, 36, 1-2.                                           | 2.1                | 3                         |
| 157 | National Centre on Artificial Intelligence: India on the Move. IETE Technical Review (Institution of) Tj ETQq $1\ 1\ 0.7$                                                                                                      | 84314 rgE<br>2.1   | BT {Overlock              |
| 158 | Optimum collector EPI-thickness of advanced bipolar transistors for high speed and high current operation. Solid-State Electronics, 1994, 37, 1885-1887.                                                                       | 0.8                | 2                         |
| 159 | Inverse modeling of delta doped pseudomorphic high electron mobility transistors. Journal of Vacuum Science and Technology A: Vacuum, Surfaces and Films, 2004, 22, 1036.                                                      | 0.9                | 2                         |
| 160 | A new Surface Accumulation Layer Transistor (SALTran) concept for current gain enhancement in bipolar transistors. , 0, , .                                                                                                    |                    | 2                         |
| 161 | A High Current Gain Horizontal Current Bipolar Transistor (HCBT) Technology for the BiCMOS Integration with FinFETs., 0,,.                                                                                                     |                    | 2                         |
| 162 | New Silicon Carbide Schottky-gate Bipolar Mode Field Effect Transistor (SiC SBMFET) without PN Junction. , 2006, , .                                                                                                           |                    | 2                         |

| #   | Article                                                                                                                                                                                                        | IF                | Citations                 |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------|
| 163 | Approaches to nanoscale MOSFET compact modeling using surface potential based models., 2007,,.                                                                                                                 |                   | 2                         |
| 164 | A dc model for partially depleted SOI laterally diffused MOSFETs utilizing the HiSIM-HV compact model. Journal of Computational Electronics, 2013, 12, 460-468.                                                | 1.3               | 2                         |
| 165 | A Drain-side Gate-underlap I-MOS (DGI-MOS) transistor as a label-free biosensor for detection of charged biomolecules. , 2014, , .                                                                             |                   | 2                         |
| 166 | Controlling the ON-resistance in SOI LDMOS using parasitic bipolar junction transistor. Journal of Computational Electronics, 2014, 13, 857-861.                                                               | 1.3               | 2                         |
| 167 | Global University Rankings: What should India do?. IETE Technical Review (Institution of Electronics) Tj ETQq1 1                                                                                               | . 0.784314<br>2.1 | rgBT /Overloc             |
| 168 | Two dimensional analytical model for the threshold voltage of a Gate All Around Nanowire tunneling FET with localized charges. , 2015, , .                                                                     |                   | 2                         |
| 169 | DC Drain Current Model for Tunnel FETs Considering Source and Drain Depletion Regions. , 2017, , .                                                                                                             |                   | 2                         |
| 170 | Thin Capacitively-Coupled Thyristor as an Ultrasensitive Label-Free Nanogap Biosensor: Proposal and Investigation. , 2017, $1$ , $1$ -4.                                                                       |                   | 2                         |
| 171 | COVID-19: How Institutions, Teachers and Students in India have geared up for Online Education?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2020, 37, 221-222. | 2.1               | 2                         |
| 172 | Is India going to be a major hub of semiconductor chip manufacturing?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2021, 38, 279-281.                           | 2.1               | 2                         |
| 173 | A new SiGe Stepped Gate (SSG) thin film SOI LDMOS for enhanced breakdown voltage and reduced delay. , 2009, , .                                                                                                |                   | 2                         |
| 174 | Digital University – Indian Education Reaching out to Everyone. IETE Technical Review (Institution of) Tj ETQc                                                                                                 | 0 0 0 1gBT        | /Oyerlock 10 <sup>-</sup> |
| 175 | Base etched selfaligned transistor technology for advanced polyemitter bipolar transistors.<br>Electronics Letters, 1994, 30, 819-820.                                                                         | 0.5               | 1                         |
| 176 | Cjc and the output conductance of advanced bipolar junction transistors under nonlocal impact ionization conditions. Solid-State Electronics, 1996, 39, 1819-1821.                                             | 0.8               | 1                         |
| 177 | Optimum collector width of VLSI bipolar transistors for maximum f/sub max/ at high current densities. IEEE Transactions on Electron Devices, 1997, 44, 903-905.                                                | 1.6               | 1                         |
| 178 | Miller's approximation in VLSI and power bipolar transistors with reach-through collectors. IEEE Transactions on Electron Devices, 1997, 44, 2305-2307.                                                        | 1.6               | 1                         |
| 179 | Enhanced current gain in SiC power BJTs using surface accumulation layer transistor (SALTran) concept., 0,,.                                                                                                   |                   | 1                         |
| 180 | Gate-induced barrier field effect transistor (GBFET) - a new thin film transistor for active matrix liquid crystal display systems. , 2006, , .                                                                |                   | 1                         |

| #   | Article                                                                                                                                                                                                                  | IF               | Citations     |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------|
| 181 | New Silicon Carbide (SiC) Hetero-Junction Darlington Transistor. , 2006, , .                                                                                                                                             |                  | 1             |
| 182 | A New Gate Induced Barrier Thin-Film Transistor (GIB-TFT) for Active Matrix Liquid Crystal Displays: Design and Performance Considerations. Journal of Display Technology, 2006, 2, 372-377.                             | 1.3              | 1             |
| 183 | Enhanced breakdown voltage and reduced self-heating effects in thin-film lateral bipolar transistors: Design and analysis using 2-D simulation. Microelectronic Engineering, 2006, 83, 303-311.                          | 1.1              | 1             |
| 184 | New Schottky-Gate Bipolar-Mode Field-Effect Transistor (SBMFET): Design and Analysis Using Two-Dimensional Simulation. IEEE Transactions on Electron Devices, 2006, 53, 2364-2369.                                       | 1.6              | 1             |
| 185 | A new grounded lamination gate (GLG) for diminished fringe-capacitance effects in high-/spl kappa/gate-dielectric MOSFETs. IEEE Transactions on Electron Devices, 2006, 53, 2578-2581.                                   | 1.6              | 1             |
| 186 | Controlled deposition of aligned carbon nanotubes by floating electrodes dielectrophoresis. , 2012, , .                                                                                                                  |                  | 1             |
| 187 | Literal and Intelligent Plagiarism: Students Beware!. IETE Technical Review (Institution of Electronics) Tj ETQq $1\ 1$                                                                                                  | 0.784314<br>2.1  | rgBT /Overlo  |
| 188 | Facing the Students on Facebook: Are You Game for It?. IETE Technical Review (Institution of) Tj ETQq0 0 0 rgBT                                                                                                          | Oyerlock<br>2.1  | 19 Tf 50 462  |
| 189 | Numerical study of the threshold voltage of TFETs with localized charges. , 2014, , .                                                                                                                                    |                  | 1             |
| 190 | Telling Lies to Describe Truth: Do we Emphasize the Importance of "The Art of Approximations―to the Students?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2014, 31, 1-3. | 2.1              | 1             |
| 191 | A Compact Analytical Model for the drain current of a TFET with non-abrupt doping profile incorporating the effect of band-gap narrowing. , $2015,  ,  .$                                                                |                  | 1             |
| 192 | Kudos to the Reviewers. IETE Technical Review (Institution of Electronics and Telecommunication) Tj ETQq0 0 0 r                                                                                                          | gBT /Over<br>2.1 | lock 10 Tf 50 |
| 193 | Investigating the Doping Profiles in emerging Nanowire Junctionless Accumulation Mode FETs from the L-BTBT perspective. , $2019, \ldots$                                                                                 |                  | 1             |
| 194 | Controlling L-BTBT in the Ultra-short channel Nanowire Junctionless Accumulation FETs using Overlapping Gate-on- Drain. , 2019, , .                                                                                      |                  | 1             |
| 195 | What is in store in the January-February 2020 issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2020, 37, 1-2.                                 | 2.1              | 1             |
| 196 | A simple hole scattering length model for the solution of charge transport in bipolar transistors. IEEE Transactions on Electron Devices, 1999, 46, 1186-1188.                                                           | 1.6              | 0             |
| 197 | A novel collector-tub concept for realizing high-voltage lateral bipolar transistors on SOI. , 2003, , .                                                                                                                 |                  | 0             |
| 198 | Two-dimensional analytical modeling of nanoscale electrically shallow junction (EJ) fully depleted SOI MESFET., 0,,.                                                                                                     |                  | 0             |

| #   | Article                                                                                                                                                                                                                            | IF                 | CITATIONS     |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|
| 199 | Development of a Monte Carlo Simulation Suite for Predicting the Electron Beam Interaction with Resist on Semiconductor Substrates. IETE Journal of Research, 2005, 51, 301-309.                                                   | 1.8                | O             |
| 200 | Siliconâ€onâ€insulator lateral dual sidewall Schottky (SOIâ€LDSS) concept for improved rectifier performance: a twoâ€dimensional simulation study. Microelectronics International, 2006, 23, 16-18.                                | 0.4                | 0             |
| 201 | Writing Skills and Review Articles: "Walking the Path from Idea to Print". IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2009, 26, 225.                                               | 2.1                | O             |
| 202 | Spam Email: The Unwanted Guest at Your Doorstep!. IETE Technical Review (Institution of Electronics) Tj ETQq0 0                                                                                                                    | 0 rgBT /O          | verlock 10 T  |
| 203 | Guidelines for Theme-based Special Issues. IETE Technical Review (Institution of Electronics and) Tj ETQq $1\ 1\ 0.784$                                                                                                            | 314 rgBT ,<br>2.1  | /Qverlock 10  |
| 204 | Reflections on Teaching a Large Class. IETE Technical Review (Institution of Electronics and) Tj ETQq0 0 0 rgBT /Ov                                                                                                                | verlock 10<br>2.1  | Tf 50 542 To  |
| 205 | Modeling of Partially Depleted SOI DEMOSFETs with a Sub-circuit Utilizing the HiSIM-HV Compact Model. , 2012, , .                                                                                                                  |                    | 0             |
| 206 | Kudos to our reviewers. IETE Technical Review (Institution of Electronics and Telecommunication) Tj ETQq0 0 0 rg                                                                                                                   | BŢ <u>/</u> Overlo | ck 10 Tf 50 ( |
| 207 | How does the power of "Suggestion" influence students′ performance?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2013, 30, 273.                                                     | 2.1                | O             |
| 208 | Back to Basics: Why Every Student and Professor Should Ride a Bicycle on a University Campus?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2013, 30, 165.                           | 2.1                | 0             |
| 209 | Quantum Computing in India: An Opportunity that Should Not Be Missed. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2014, 31, 187-189.                                                | 2.1                | O             |
| 210 | We are Expanding the Editorial Board. IETE Technical Review (Institution of Electronics and) Tj ETQq0 0 0 rgBT /Ov                                                                                                                 | verlock 10<br>2.1  | Tf 50 302 To  |
| 211 | The Pay or Perish Game: Why we should stand up against â€~active discrimination' for the survival of net neutrality. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2015, 32, 161-163. | 2.1                | O             |
| 212 | Call Drops in Mobile Wireless Networks: Calling your attention. IETE Technical Review (Institution of) Tj ETQq0 0 C                                                                                                                | ) rgBT /Ove        | erlock 10 Tf  |
| 213 | What is in Store in the November-December 2016 issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2016, 33, 571-572.                                      | 2.1                | O             |
| 214 | <i>IETE Technical Review</i> à€" A Rising International Journal from India. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2016, 33, 91-92.                                            | 2.1                | 0             |
| 215 | What is in Store in the July–August issue of IETE Technical Review?. IETE Technical Review (Institution) Tj ETQq1                                                                                                                  | 10.7843            | 14 rgBT /Ove  |
| 216 | What is in Store in the May–June issue of IETE Technical Review?. IETE Technical Review (Institution of) Tj ETQq(                                                                                                                  | 0 0 0 rgBT         | /8verlock 10  |

| #   | Article                                                                                                                                                                                                            | IF                | Citations     |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|
| 217 | What is in Store in the September–October 2016 Issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2016, 33, 453-454.                      | 2.1               | О             |
| 218 | What is in Store in the January-February 2017 Issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2017, 34, 1-2.                           | 2.1               | 0             |
| 219 | What is in Store in the May–June 2017 issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2017, 34, 221-222.                               | 2.1               | 0             |
| 220 | What is in Store in the March–April 2017 issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2017, 34, 111-112.                            | 2.1               | 0             |
| 221 | What is in Store in the July–August 2017 Issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2017, 34, 341-342.                            | 2.1               | 0             |
| 222 | What is in Store in the September-October 2017 Issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2017, 34, 461-462.                      | 2.1               | 0             |
| 223 | Happiness and Technological Advances: Where are we heading?. IETE Technical Review (Institution of) Tj ETQq $1\ 1$                                                                                                 | 0,784314<br>2.1   | rgBT/Overb    |
| 224 | What is in store in the November-December 2018 issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2018, 35, 549-550.                      | 2.1               | 0             |
| 225 | What is in store in September-October 2018 issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2018, 35, 439-440.                          | 2.1               | 0             |
| 226 | Coming Out of the Past: Time for Engineers to Work Alongside with Social Scientists. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2018, 35, 221-222.                 | 2.1               | 0             |
| 227 | What is in store in the May-June 2019 issue of IETE Technical Review?. IETE Technical Review (Institution) Tj ETQq                                                                                                 | 1 <u>1</u> 0.7843 | 314 rgBT /Ov  |
| 228 | What is in store in the September-October 2020 issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2020, 37, 439-440.                      | 2.1               | 0             |
| 229 | What is in store in the March-April 2021 issue of IETE Technical Review?. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2021, 38, 195-196.                            | 2.1               | 0             |
| 230 | COVID-19, Mathematical Models and Optimism. IETE Technical Review (Institution of Electronics and) Tj ETQq0 0                                                                                                      | 0.rgBT /Ov        | verlock 10 Tf |
| 231 | Transition to Online System and Thoughts on Peer Review Process. IETE Technical Review (Institution) Tj ${\sf ETQq1\ 1}$                                                                                           | 0,784314<br>2.1   | rgBT /Overl   |
| 232 | An academician′s reminiscences on giving interesting and effective public lectures. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2012, 29, 435.                      | 2.1               | 0             |
| 233 | Investigating the Scalability of Nanowire Junctionless Accumulation Mode FETs using an Intrinsic Pocket. , 2019, , .                                                                                               |                   | 0             |
| 234 | Efforts of reviewers and editors need to be recognized for their service to the research community and scientific development. IETE Technical Review (Institution of Electronics and Telecommunication) Tj ETQq0 0 | 0ægBT /Ov         | veolock 10 Tf |