## Siamak Mohammadi

## List of Publications by Citations

Source: https://exaly.com/author-pdf/7906617/siamak-mohammadi-publications-by-citations.pdf

Version: 2024-04-23

This document has been generated based on the publications and citations recorded by exaly.com. For the latest version of this publication list, visit the link given above.

The third column is the impact factor (IF) of the journal, and the fourth column is the number of citations of the article.

16 416 11 73 h-index g-index citations papers 4.06 2.3 97 552 L-index avg, IF ext. citations ext. papers

| #  | Paper                                                                                                                                                                                                    | IF  | Citations |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 73 | A Variation-Aware Ternary Spin-Hall Assisted STT-RAM Based on Hybrid MTJ/GAA-CNTFET Logic. <i>IEEE Nanotechnology Magazine</i> , <b>2019</b> , 18, 598-605                                               | 2.6 | 31        |
| 72 | A reconfigurable and adaptive routing method for fault-tolerant mesh-based networks-on-chip. <i>AEU - International Journal of Electronics and Communications</i> , <b>2011</b> , 65, 630-640            | 2.8 | 31        |
| 71 | Low-distance path-based multicast routing algorithm for network-on-chips. <i>IET Computers and Digital Techniques</i> , <b>2009</b> , 3, 430                                                             | 0.9 | 29        |
| 70 | Adaptive Input-Output Selection Based On-Chip Router Architecture. <i>Journal of Low Power Electronics</i> , <b>2012</b> , 8, 11-29                                                                      | 1.2 | 19        |
| 69 | A fault-tolerant and congestion-aware routing algorithm for Networks-on-Chip <b>2010</b> ,                                                                                                               |     | 17        |
| 68 | Distributed consolidation of virtual machines for power efficiency in heterogeneous cloud data centers. <i>Computers and Electrical Engineering</i> , <b>2015</b> , 47, 173-185                          | 4.3 | 16        |
| 67 | An adaptive fuzzy logic-based routing algorithm for networks-on-chip <b>2011</b> ,                                                                                                                       |     | 16        |
| 66 | An energy efficient routing protocol for cluster-based wireless sensor networks using ant colony optimization <b>2008</b> ,                                                                              |     | 16        |
| 65 | Low-energy GALS NoC with FIFOMonitoring dynamic voltage scaling. <i>Microelectronics Journal</i> , <b>2011</b> , 42, 889-896                                                                             | 1.8 | 13        |
| 64 | A High Throughput Low Power FIFO Used for GALS NoC Buffers <b>2010</b> ,                                                                                                                                 |     | 12        |
| 63 | An efficent dynamic multicast routing protocol for distributing traffic in NOCs 2009,                                                                                                                    |     | 12        |
| 62 | A Low-Overhead, Fully-Distributed, Guaranteed-Delivery Routing Algorithm for Faulty Network-on-Chips <b>2015</b> ,                                                                                       |     | 11        |
| 61 | Prediction-based underutilized and destination host selection approaches for energy-efficient dynamic VM consolidation in data centers. <i>Journal of Supercomputing</i> , <b>2020</b> , 76, 10240-10257 | 2.5 | 10        |
| 60 | A tightly-coupled multi-core cluster with shared-memory HW accelerators 2012,                                                                                                                            |     | 10        |
| 59 | MAGNETIC: Multi-Agent Machine Learning-Based Approach for Energy Efficient Dynamic Consolidation in Data Centers. <i>IEEE Transactions on Services Computing</i> , <b>2019</b> , 1-1                     | 4.8 | 9         |
| 58 | A low power baseband processor for a dual mode UHF EPC Gen 2 RFID tag <b>2008</b> ,                                                                                                                      |     | 9         |
| 57 | Insertion loss-aware application mapping onto the optical Cube-Connected Cycles architecture. <i>Computers and Electrical Engineering</i> , <b>2020</b> , 82, 106559                                     | 4.3 | 9         |

## (2013-2015)

| 56 | Architecture Support for Tightly-Coupled Multi-Core Clusters with Shared-Memory HW Accelerators. <i>IEEE Transactions on Computers</i> , <b>2015</b> , 64, 2132-2144         | 2.5   | 8 |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|
| 55 | A dual mode UHF EPC Gen 2 RFID tag in 0.18th CMOS. Microelectronics Journal, <b>2010</b> , 41, 458-464                                                                       | 1.8   | 8 |
| 54 | Variation-aware approaches with power improvement in digital circuits. <i>The Integration VLSI Journal</i> , <b>2015</b> , 48, 83-100                                        | 1.4   | 7 |
| 53 | Vulnerability assessment of fault-tolerant optical network-on-chips. <i>Journal of Parallel and Distributed Computing</i> , <b>2020</b> , 145, 140-159                       | 4.4   | 7 |
| 52 | Reliability-Aware Task Scheduling using Clustered Replication for Multi-core Real-Time systems <b>2016</b> ,                                                                 |       | 6 |
| 51 | Fault-aware and Reconfigurable Routing Algorithms for Networks-on-Chip. <i>IETE Journal of Research</i> , <b>2011</b> , 57, 215                                              | 0.9   | 6 |
| 50 | PAMPR: Power-aware and minimum path routing algorithm for NoCs 2008,                                                                                                         |       | 6 |
| 49 | A Majority-Based Reliability-Aware Task Mapping in High-Performance Homogenous NoC Architectures. <i>Transactions on Embedded Computing Systems</i> , <b>2018</b> , 17, 1-31 | 1.8   | 6 |
| 48 | Gem5v: a modified gem5 for simulating virtualized systems. <i>Journal of Supercomputing</i> , <b>2015</b> , 71, 1484-                                                        | 15.94 | 5 |
| 47 | Power loss analysis in thermally-tuned nanophotonic switch for on-chip interconnect. <i>Nano Communication Networks</i> , <b>2020</b> , 26, 100323                           | 2.9   | 5 |
| 46 | Hypervisor and Neighbors Noise: Performance Degradation in Virtualized Environments. <i>IEEE Transactions on Services Computing</i> , <b>2015</b> , 1-1                      | 4.8   | 4 |
| 45 | A fault-aware, reconfigurable and adaptive routing algorithm for NoC applications 2010,                                                                                      |       | 4 |
| 44 | Efficient clustering of wireless sensor networks based on memetic algorithm 2008,                                                                                            |       | 4 |
| 43 | CMV: Clustered Majority Voting Reliability-Aware Task Scheduling for Multicore Real-Time Systems. <i>IEEE Transactions on Reliability</i> , <b>2019</b> , 68, 187-200        | 4.6   | 4 |
| 42 | SORT. ACM Transactions on Modeling and Performance Evaluation of Computing Systems, 2019, 4, 1-25                                                                            | 0.8   | 3 |
| 41 | LORAP: Low-Overhead Power and Reliability-Aware Task Mapping Based on Instruction Footprint for Real-Time Applications <b>2017</b> ,                                         |       | 3 |
| 40 | Quota setting router architecture for quality of service in GALS NoC 2013,                                                                                                   |       | 3 |
| 39 | Modeling symmetrical independent gate FinFET using predictive technology model 2013,                                                                                         |       | 3 |

| 38                         | Designing robust threshold gates against soft errors. <i>Microelectronics Journal</i> , <b>2011</b> , 42, 1276-1289                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.8        | 3                |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|
| 37                         | History-Based Dynamic Voltage Scaling with Few Number of Voltage Modes for GALS NoC <b>2010</b> ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            | 3                |
| 36                         | Reliability assessment of networks-on-chip based on analytical models. <i>Journal of Zhejiang University: Science A</i> , <b>2009</b> , 10, 1801-1814                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2.1        | 3                |
| 35                         | A dual mode EPC Gen 2 UHF RFID transponder in 0.18th CMOS <b>2008</b> ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            | 3                |
| 34                         | Enhancing the Testability of RTL Designs Using Efficiently Synthesized Assertions 2008,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            | 3                |
| 33                         | Process variation-aware approximate full adders for imprecision-tolerant applications. <i>Computers and Electrical Engineering</i> , <b>2020</b> , 87, 106761                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4.3        | 3                |
| 32                         | Elastic buffer evaluation for link pipelining under process variation. <i>IET Circuits, Devices and Systems</i> , <b>2018</b> , 12, 645-654                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1.1        | 3                |
| 31                         | CAL: Exploring cost, accuracy, and latency in approximate and speculative adder design 2017,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            | 2                |
| 30                         | Dynamic voltage scaling for fully asynchronous NoCs using FIFO threshold levels 2010,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            | 2                |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |                  |
| 29                         | Designing Robust Asynchronous Circuits Based on FinFET Technology <b>2011</b> ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            | 2                |
| 29                         | Designing Robust Asynchronous Circuits Based on FinFET Technology <b>2011</b> ,  ICES: an innovative crosstalk-efficient 2 \( \mathbb{P} \) photonic-crystal switch. <i>Optical and Quantum Electronics</i> , <b>2021</b> , 53, 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.4        | 2                |
|                            | ICES: an innovative crosstalk-efficient 2 🗅 photonic-crystal switch. <i>Optical and Quantum Electronics</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2.4<br>3.3 |                  |
| 28                         | ICES: an innovative crosstalk-efficient 2  photonic-crystal switch. <i>Optical and Quantum Electronics</i> , <b>2021</b> , 53, 1  Infrastructure Aware Heterogeneous-Workloads Scheduling for Data Center Energy Cost                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ,          | 2                |
| 28                         | ICES: an innovative crosstalk-efficient 2  photonic-crystal switch. <i>Optical and Quantum Electronics</i> , 2021, 53, 1  Infrastructure Aware Heterogeneous-Workloads Scheduling for Data Center Energy Cost Minimization. <i>IEEE Transactions on Cloud Computing</i> , 2020, 1-1  Exploration of approximate multipliers design space using carry propagation free compressors                                                                                                                                                                                                                                                                                                                                                                               | ,          | 2                |
| 28<br>27<br>26             | ICES: an innovative crosstalk-efficient 2 \( \textstyle{\textstyle{\textstyle{1}}} \) photonic-crystal switch. <i>Optical and Quantum Electronics</i> , 2021, 53, 1  Infrastructure Aware Heterogeneous-Workloads Scheduling for Data Center Energy Cost Minimization. <i>IEEE Transactions on Cloud Computing</i> , 2020, 1-1  Exploration of approximate multipliers design space using carry propagation free compressors 2018,  A Majority-Based Reliability-Aware Task-Mapping in High-Performance Homogenous NoC                                                                                                                                                                                                                                          | ,          | 1                |
| 28<br>27<br>26             | ICES: an innovative crosstalk-efficient 2  photonic-crystal switch. <i>Optical and Quantum Electronics</i> , 2021, 53, 1  Infrastructure Aware Heterogeneous-Workloads Scheduling for Data Center Energy Cost Minimization. <i>IEEE Transactions on Cloud Computing</i> , 2020, 1-1  Exploration of approximate multipliers design space using carry propagation free compressors 2018,  A Majority-Based Reliability-Aware Task-Mapping in High-Performance Homogenous NoC Architectures 2016,  Demystifying SWCNT-bundle-interconnects inductive behavior through novel modeling. <i>Journal of</i>                                                                                                                                                           | 3.3        | 2<br>1<br>1      |
| 28<br>27<br>26<br>25<br>24 | ICES: an innovative crosstalk-efficient 2 I2 photonic-crystal switch. <i>Optical and Quantum Electronics</i> , 2021, 53, 1  Infrastructure Aware Heterogeneous-Workloads Scheduling for Data Center Energy Cost Minimization. <i>IEEE Transactions on Cloud Computing</i> , 2020, 1-1  Exploration of approximate multipliers design space using carry propagation free compressors 2018,  A Majority-Based Reliability-Aware Task-Mapping in High-Performance Homogenous NoC Architectures 2016,  Demystifying SWCNT-bundle-interconnects inductive behavior through novel modeling. <i>Journal of Computational Electronics</i> , 2013, 12, 1-13  Distributed fair DRAM scheduling in network-on-chips architecture. <i>Journal of Systems Architecture</i> , | 1.8        | 2<br>1<br>1<br>1 |

## (2021-2012)

| 20 | Power-aware game for cloud computing: A distributed mechanism based on Game Theory for minmizing power consumption in cloud scale datacenter <b>2012</b> ,                                     |     | 1 |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|
| 19 | Evaluating location of memory controller in on-chip communication networks 2012,                                                                                                               |     | 1 |
| 18 | A platform for multi reconfigurable instruction set processor system on chip (MRPSoC) 2013,                                                                                                    |     | 1 |
| 17 | Mutant Fault Injection in Functional Properties of a Model to Improve Coverage Metrics 2011,                                                                                                   |     | 1 |
| 16 | 2010,                                                                                                                                                                                          |     | 1 |
| 15 | Low-cost fault tolerance in evolvable multiprocessor systems: a graceful degradation approach. <i>Journal of Zhejiang University: Science A</i> , <b>2009</b> , 10, 922-926                    | 2.1 | 1 |
| 14 | Comparison of dual rail and an enhanced bundled data asynchronous protocols noise robustness in the GALS NoC link application <b>2009</b> ,                                                    |     | 1 |
| 13 | A Hazard-Free Delay-Insensitive 4-phase On-Chip Link Using MVCM Signaling 2009,                                                                                                                |     | 1 |
| 12 | Designing an MPSoC architecture with run-time and evolvable task decomposition and scheduling: A neural network case study <b>2008</b> ,                                                       |     | 1 |
| 11 | Functional Test-Case Generation by a Control Transaction Graph for TLM Verification 2007,                                                                                                      |     | 1 |
| 10 | Graph based test case generation for TLM functional verification. <i>Microprocessors and Microsystems</i> , <b>2008</b> , 32, 288-295                                                          | 2.4 | 1 |
| 9  | Assignment coverage, a complementary coverage metric in formal verification 2007,                                                                                                              |     | 1 |
| 8  | Improved Assertion Lifetime via Assertion-Based Testing Methodology 2006,                                                                                                                      |     | 1 |
| 7  | Towards Efficient Logic-in-Memory Computing with Magnetic Reconfigurable Logic Circuits. <i>IEEE Magnetics Letters</i> , <b>2022</b> , 1-1                                                     | 1.6 | 1 |
| 6  | THAMON: Thermal-aware High-performance Application Mapping onto Opto-electrical network-on-chip. <i>Journal of Systems Architecture</i> , <b>2021</b> , 102315                                 | 5.5 | 1 |
| 5  | Statistical analysis of asynchronous pipelines in presence of process variation using formal models. <i>The Integration VLSI Journal</i> , <b>2016</b> , 55, 98-117                            | 1.4 | 1 |
| 4  | A high performance dual clock elastic FIFO network interface for GALS NoC. <i>Microelectronics Journal</i> , <b>2018</b> , 76, 69-80                                                           | 1.8 | 1 |
| 3  | Low-power and variation-aware approximate arithmetic units for Image Processing Applications. <i>AEU - International Journal of Electronics and Communications</i> , <b>2021</b> , 138, 153825 | 2.8 | 1 |

Energy efficient configuration unification and compression for CGRAs. *Microprocessors and Microsystems*, **2018**, 62, 1-11

2.4 0

Modified bundled-data as a new protocol for NoC asynchronous links. *Microelectronics Journal*, **2011**, 42, 638-647

1.8