## Yan aibin

List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/7193037/publications.pdf Version: 2024-02-01



YAN AIRIN

| #  | Article                                                                                                                                                                                                                    | IF  | CITATIONS |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | Architecture of Cobweb-Based Redundant TSV for Clustered Faults. IEEE Transactions on Very Large<br>Scale Integration (VLSI) Systems, 2020, 28, 1736-1739.                                                                 | 3.1 | 132       |
| 2  | Double-Node-Upset-Resilient Latch Design for Nanoscale CMOS Technology. IEEE Transactions on Very<br>Large Scale Integration (VLSI) Systems, 2017, 25, 1978-1982.                                                          | 3.1 | 86        |
| 3  | Novel Low Cost, Double-and-Triple-Node-Upset-Tolerant Latch Designs for Nano-scale CMOS. IEEE<br>Transactions on Emerging Topics in Computing, 2021, 9, 520-533.                                                           | 4.6 | 68        |
| 4  | Information Assurance Through Redundant Design: A Novel TNU Error-Resilient Latch for Harsh<br>Radiation Environment. IEEE Transactions on Computers, 2020, 69, 789-799.                                                   | 3.4 | 66        |
| 5  | LCHR-TSV: Novel Low Cost and Highly Repairable Honeycomb-Based TSV Redundancy Architecture for<br>Clustered Faults. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems,<br>2020, 39, 2938-2951. | 2.7 | 55        |
| 6  | Design of a Triple-Node-Upset Self-Recoverable Latch for Aerospace Applications in Harsh Radiation Environments. IEEE Transactions on Aerospace and Electronic Systems, 2020, 56, 1163-1171.                               | 4.7 | 52        |
| 7  | Novel Speed-and-Power-Optimized SRAM Cell Designs With Enhanced Self-Recoverability From Single-<br>and Double-Node Upsets. IEEE Transactions on Circuits and Systems I: Regular Papers, 2020, 67,<br>4684-4695.           | 5.4 | 50        |
| 8  | Novel Quadruple-Node-Upset-Tolerant Latch Designs With Optimized Overhead for Reliable Computing<br>in Harsh Radiation Environments. IEEE Transactions on Emerging Topics in Computing, 2022, 10, 404-413.                 | 4.6 | 49        |
| 9  | A Self-Recoverable, Frequency-Aware and Cost-Effective Robust Latch Design for Nanoscale CMOS<br>Technology. IEICE Transactions on Electronics, 2015, E98.C, 1171-1178.                                                    | 0.6 | 41        |
| 10 | Non-Intrusive Online Distributed Pulse Shrinking-Based Interconnect Testing in 2.5D IC. IEEE<br>Transactions on Circuits and Systems II: Express Briefs, 2020, 67, 2657-2661.                                              | 3.0 | 40        |
| 11 | A Novel TDMA-Based Fault Tolerance Technique for the TSVs in 3D-ICs Using Honeycomb Topology. IEEE<br>Transactions on Emerging Topics in Computing, 2021, 9, 724-734.                                                      | 4.6 | 39        |
| 12 | T2FA: Transparent Two-Factor Authentication. IEEE Access, 2018, 6, 32677-32686.                                                                                                                                            | 4.2 | 38        |
| 13 | Novel Double-Node-Upset-Tolerant Memory Cell Designs Through Radiation-Hardening-by-Design and Layout. IEEE Transactions on Reliability, 2019, 68, 354-363.                                                                | 4.6 | 37        |
| 14 | Quadruple and Sextuple Cross-Coupled SRAM Cell Designs With Optimized Overhead for Reliable<br>Applications. IEEE Transactions on Device and Materials Reliability, 2022, 22, 282-295.                                     | 2.0 | 34        |
| 15 | An SEU resilient, SET filterable and cost effective latch in presence of PVT variations.<br>Microelectronics Reliability, 2016, 63, 239-250.                                                                               | 1.7 | 32        |
| 16 | Quadruple Cross-Coupled Dual-Interlocked-Storage-Cells-Based Multiple-Node-Upset-Tolerant Latch<br>Designs. IEEE Transactions on Circuits and Systems I: Regular Papers, 2020, 67, 879-890.                                | 5.4 | 32        |
| 17 | A Double-Node-Upset Self-Recoverable Latch Design for High Performance and Low Power Application.<br>IEEE Transactions on Circuits and Systems II: Express Briefs, 2019, 66, 287-291.                                      | 3.0 | 29        |
| 18 | A Cost-Effective TSV Repair Architecture for Clustered Faults in 3-D IC. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2021, 40, 1952-1956.                                               | 2.7 | 29        |

Yan aibin

| #  | Article                                                                                                                                                                                           | IF  | CITATIONS |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 19 | Single event double-upset fully immune and transient pulse filterable latch design for nanoscale<br>CMOS. Microelectronics Journal, 2017, 61, 43-50.                                              | 2.0 | 26        |
| 20 | Highâ€performance, lowâ€cost, and highly reliable radiation hardened latch design. Electronics Letters,<br>2016, 52, 139-141.                                                                     | 1.0 | 24        |
| 21 | A Novel Low-Cost TMR-Without-Voter Based HIS-Insensitive and MNU-Tolerant Latch Design for<br>Aerospace Applications. IEEE Transactions on Aerospace and Electronic Systems, 2020, 56, 2666-2676. | 4.7 | 24        |
| 22 | Design of a Radiation Hardened Latch for Low-Power Circuits. , 2014, , .                                                                                                                          |     | 21        |
| 23 | Novel Quadruple Cross-Coupled Memory Cell Designs With Protection Against Single Event Upsets<br>and Double-Node Upsets. IEEE Access, 2019, 7, 176188-176196.                                     | 4.2 | 20        |
| 24 | Cost-Effective and Highly Reliable Circuit-Components Design for Safety-Critical Applications. IEEE Transactions on Aerospace and Electronic Systems, 2022, 58, 517-529.                          | 4.7 | 20        |
| 25 | A Novel Triple-Node-Upset-Tolerant CMOS Latch Design using Single-Node-Upset-Resilient Cells. , 2019, ,                                                                                           |     | 13        |
| 26 | A Region-Based Through-Silicon via Repair Method for Clustered Faults. IEICE Transactions on Electronics, 2017, E100.C, 1108-1117.                                                                | 0.6 | 13        |
| 27 | Single-Event Double-Upset Self-Recoverable and Single-Event Transient Pulse Filterable Latch Design for Low Power Applications. , 2019, , .                                                       |     | 10        |
| 28 | Pattern Reorder for Test Cost Reduction Through Improved SVMRANK Algorithm. IEEE Access, 2020, 8,<br>147965-147972.                                                                               | 4.2 | 10        |
| 29 | Dual-modular-redundancy and dual-level error-interception based triple-node-upset tolerant latch designs for safety-critical applications. Microelectronics Journal, 2021, 111, 105034.           | 2.0 | 8         |
| 30 | TPDICE and Sim Based 4-Node-Upset Completely Hardened Latch Design for Highly Robust Computing in Harsh Radiation. , 2021, , .                                                                    |     | 7         |
| 31 | Highly Robust Double Node Upset Resilient Hardened Latch Design. IEICE Transactions on Electronics, 2017, E100.C, 496-503.                                                                        | 0.6 | 6         |
| 32 | Novel Application of Deep Learning for Adaptive Testing Based on Long Short-Term Memory. , 2019, , .                                                                                              |     | 6         |
| 33 | A transient pulse dually filterable and online self-recoverable latch. IEICE Electronics Express, 2017, 14, 20160911-20160911.                                                                    | 0.8 | 6         |
| 34 | HLDTL: High-performance, low-cost, and double node upset tolerant latch design. , 2017, , .                                                                                                       |     | 5         |
| 35 | A single event transient detector in SRAM-based FPGAs. IEICE Electronics Express, 2017, 14, 20170210-20170210.                                                                                    | 0.8 | 5         |
| 36 | A 4NU-Recoverable and HIS-Insensitive Latch Design for Highly Robust Computing in Harsh Radiation Environments. , 2021, , .                                                                       |     | 5         |

Yan aibin

| #  | Article                                                                                                                                                                                   | IF  | CITATIONS |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 37 | Designs of Level-Sensitive T Flip-Flops and Polar Encoders Based on Two XOR/XNOR Gates. Electronics (Switzerland), 2022, 11, 1658.                                                        | 3.1 | 5         |
| 38 | Machine learning classification algorithm for VLSI test cost reduction. The Integration VLSI Journal, 2022, 87, 40-48.                                                                    | 2.1 | 5         |
| 39 | Design of a Sextuple Cross-Coupled SRAM Cell with Optimized Access Operations for Highly Reliable<br>Terrestrial Applications. , 2019, , .                                                |     | 4         |
| 40 | Dual-Interlocked-Storage-Cell-Based Double-Node-Upset Self-Recoverable Flip-Flop Design for<br>Safety-Critical Applications. , 2020, , .                                                  |     | 4         |
| 41 | Design of Radiation Hardened Latch and Flip-Flop with Cost-Effectiveness for Low-Orbit Aerospace<br>Applications. Journal of Electronic Testing: Theory and Applications (JETTA), 0, , 1. | 1.2 | 4         |
| 42 | A double-node-upset completely tolerant CMOS latch design with extremely low cost for high-performance applications. The Integration VLSI Journal, 2022, 86, 22-29.                       | 2.1 | 4         |
| 43 | HITTSFL: Design of a Cost-Effective HIS-Insensitive TNU-Tolerant and SET-Filterable Latch for Safety-Critical Applications. , 2020, , .                                                   |     | 3         |
| 44 | A Sextuple Cross-Coupled SRAM Cell Protected against Double-Node Upsets. , 2020, , .                                                                                                      |     | 3         |
| 45 | A Sextuple Cross-Coupled Dual-Interlocked-Storage-Cell based Multiple-Node-Upset Self-Recoverable<br>Latch. , 2021, , .                                                                   |     | 3         |
| 46 | SCLCRL: Shuttling C-elements based Low-Cost and Robust Latch Design Protected against Triple Node<br>Upsets in Harsh Radiation Environments. , 2022, , .                                  |     | 3         |
| 47 | Broadcast-TDMA: A Cost-Effective Fault-Tolerance Method for TSV Lifetime Reliability Enhancement.<br>IEEE Design and Test, 2022, 39, 34-42.                                               | 1.2 | 3         |
| 48 | Novel low cost and DNU online self-recoverable RHBD latch design for nanoscale CMOS. , 2018, , .                                                                                          |     | 2         |
| 49 | Novel Radiation Hardened Latch Design with Cost-Effectiveness for Safety-Critical Terrestrial Applications. , 2019, , .                                                                   |     | 1         |
| 50 | A Reliable and Low-Cost Flip-Flop Hardened against Double-Node-Upsets. , 2021, , .                                                                                                        |     | 1         |
| 51 | Evaluation and Test of Production Defects in Hardened Latches. IEICE Transactions on Information and Systems, 2022, E105.D, 996-1009.                                                     | 0.7 | 1         |
| 52 | A Highly Robust, Low Delay and DNU-Recovery Latch Design for Nanoscale CMOS Technology. , 2022, , .                                                                                       |     | 1         |
| 53 | A Highly Reliable and Low Power RHBD Flip-Flop Cell for Aerospace Applications. , 2022, , .                                                                                               |     | 1         |
| 54 | Two 0.8 V, Highly Reliable RHBD 10T and 12T SRAM Cells for Aerospace Applications. , 2022, , .                                                                                            |     | 0         |

| #  | Article                                                                                                                            | IF | CITATIONS |
|----|------------------------------------------------------------------------------------------------------------------------------------|----|-----------|
| 55 | Sextuple Cross-Coupled-DICE Based Double-Node-Upset Recoverable and Low-Delay Flip-Flop for<br>Aerospace Applications. , 2022, , . |    | 0         |