## Wei Deng

List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/5422015/publications.pdf Version: 2024-02-01



| #  | Article                                                                                                                                                                                                                                              | lF  | CITATIONS |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | A D-Band Joint Radar-Communication CMOS Transceiver. IEEE Journal of Solid-State Circuits, 2023, 58, 411-427.                                                                                                                                        | 5.4 | 6         |
| 2  | A Self-Adapted Two-Point Modulation Type-II Digital PLL for Fast Chirp Rate and Wide Chirp-Bandwidth<br>FMCW Signal Generation. IEEE Journal of Solid-State Circuits, 2022, 57, 1162-1174.                                                           | 5.4 | 4         |
| 3  | A 4.4-GHz 193.2-dB FoM 8-Shaped-Inductor Based LC-VCO Using Orthogonal-Coupled Triple-Coil<br>Transformer. IEEE Transactions on Circuits and Systems II: Express Briefs, 2022, 69, 4028-4032.                                                        | 3.0 | 3         |
| 4  | A Fully Synthesizable Fractional- <i>N</i> MDLL With Zero-Order Interpolation-Based DTC Nonlinearity<br>Calibration and Two-Step Hybrid Phase Offset Calibration. IEEE Transactions on Circuits and Systems I:<br>Regular Papers, 2021, 68, 603-616. | 5.4 | 27        |
| 5  | A 0.85mm <sup>2</sup> BLE Transceiver Using an On-Chip Harmonic-Suppressed RFIO Circuitry With T/R<br>Switch. IEEE Transactions on Circuits and Systems I: Regular Papers, 2021, 68, 196-209.                                                        | 5.4 | 8         |
| 6  | An 8.2-to-21.5 GHz Dual-Core Quad-Mode Orthogonal-Coupled VCO with Concurrently Dual-Output using Parallel 8-Shaped Resonator. , 2021, , .                                                                                                           |     | 15        |
| 7  | A 11.1-to-14.2 GHz Self-adapted Two-point Modulation Dual-path Type-II Digital PLL Concurrently<br>Achieving 124.7-MHz/μs Chirp Rate and 2.27-GHz Bandwidth. , 2021, , .                                                                             |     | 2         |
| 8  | A CMOS 76–81-GHz 2-TX 3-RX FMCW Radar Transceiver Based on Mixed-Mode PLL Chirp Generator. IEEE<br>Journal of Solid-State Circuits, 2020, 55, 233-248.                                                                                               | 5.4 | 57        |
| 9  | A 77-GHz Mixed-Mode FMCW Generator Based on a Vernier TDC With Dual Rising-Edge Fractional-Phase<br>Detector. IEEE Transactions on Circuits and Systems I: Regular Papers, 2020, 67, 60-73.                                                          | 5.4 | 22        |
| 10 | A 35-GHz TX and RX Front End With High TX Output Power for Ka-Band FMCW Phased-Array Radar<br>Transceivers in CMOS Technology. IEEE Transactions on Very Large Scale Integration (VLSI) Systems,<br>2020, 28, 2089-2098.                             | 3.1 | 14        |
| 11 | A U-Band PLL Using Implicit Distributed Resonators for Sub-THz Wireless Transceivers in 40 nm CMOS.<br>IEEE Transactions on Circuits and Systems II: Express Briefs, 2020, 67, 1574-1578.                                                            | 3.0 | 4         |
| 12 | An Energy-Efficient 10-Gb/s CMOS Millimeter-Wave Transceiver With Direct-Modulation Digital<br>Transmitter and I/Q Phase-Coupled Frequency Synthesizer. IEEE Journal of Solid-State Circuits, 2020,<br>55, 2027-2042.                                | 5.4 | 21        |
| 13 | Silicon-based FMCW signal generators: A review. Journal of Semiconductors, 2020, 41, 111401.                                                                                                                                                         | 3.7 | 3         |
| 14 | A 53.1-to-64.5 GHz In-Phase Coupled Quadrature Injection-Locked Oscillator with Transformer-Based<br>I/Q-Phase Differential Injection Scheme. , 2020, , .                                                                                            |     | 1         |
| 15 | An HDL-described Fully-synthesizable Sub-GHz IoT Transceiver with Ring Oscillator based Frequency<br>Synthesizer and Digital Background EVM Calibration. , 2019, , .                                                                                 |     | 13        |
| 16 | A 265-\$mu\$ W Fractional-\${N}\$ Digital PLL With Seamless Automatic Switching Sub-Sampling/Sampling<br>Feedback Path and Duty-Cycled Frequency-Locked Loop in 65-nm CMOS. IEEE Journal of Solid-State<br>Circuits, 2019, 54, 3478-3492.            | 5.4 | 29        |
| 17 | A 0.4-ps-Jitter â^'52-dBc-Spur Synthesizable Injection-Locked PLL With Self-Clocked Nonoverlap Update<br>and Slope-Balanced Subsampling BBPD. IEEE Solid-State Circuits Letters, 2019, 2, 5-8.                                                       | 2.0 | 12        |
| 18 | A DPLL-Centric Bluetooth Low-Energy Transceiver With a 2.3-mW Interference-Tolerant Hybrid-Loop<br>Receiver in 65-nm CMOS. IEEE Journal of Solid-State Circuits, 2018, 53, 3672-3687.                                                                | 5.4 | 31        |

Wei Deng

| #  | Article                                                                                                                                                                                                                                        | IF  | CITATIONS |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 19 | A Sub-mW Fractional- <inline-formula> <tex-math notation="LaTeX">\${N}\$ </tex-math><br/></inline-formula> ADPLL With FOM of â^246 dB for IoT Applications. IEEE Journal of Solid-State<br>Circuits, 2018, 53, 3540-3552.                      | 5.4 | 42        |
| 20 | A 0.85mm <sup>2</sup> BLE Transceiver with Embedded T/R Switch, 2.6mW Fully-Passive Harmonic<br>Suppressed Transmitter and 2.3mW Hybrid-Loop Receiver. , 2018, , .                                                                             |     | 5         |
| 21 | A 1.2ps-jitter fully-synthesizable fully-calibrated fractional-N injection-locked PLL using true arbitrary nonlinearity calibration technique. , 2018, , .                                                                                     |     | 16        |
| 22 | An HDL-synthesized injection-locked PLL using LC-based DCO for on-chip clock generation. , 2017, , .                                                                                                                                           |     | 0         |
| 23 | A Fractional- <italic>N</italic> Sub-Sampling PLL using a Pipelined Phase-Interpolator With an<br>FoM of -250ÂdB. IEEE Journal of Solid-State Circuits, 2016, 51, 1630-1640.                                                                   | 5.4 | 85        |
| 24 | A 2.2 GHz -242 dB-FOM 4.2 mW ADC-PLL Using Digital Sub-Sampling Architecture. IEEE Journal of Solid-State Circuits, 2016, 51, 1385-1397.                                                                                                       | 5.4 | 43        |
| 25 | An LC-DCO based synthesizable injection-locked PLL with an FoM of $\hat{a}^{2}$ 250.3dB. , 2016, , .                                                                                                                                           |     | 4         |
| 26 | A Low-Power Low-Noise mm-Wave Subsampling PLL Using Dual-Step-Mixing ILFD and Tail-Coupling<br>Quadrature Injection-Locked Oscillator for IEEE 802.11ad. IEEE Journal of Solid-State Circuits, 2016, 51,<br>1246-1260.                         | 5.4 | 85        |
| 27 | A 0.0055mm <sup>2</sup> 480µW Fully Synthesizable PLL Using Stochastic TDC in 28nm FDSOI.<br>IEICE Transactions on Electronics, 2016, E99.C, 632-640.                                                                                          | 0.6 | 1         |
| 28 | A fully synthesizable injection-locked PLL with feedback current output DAC in 28 nm FDSOI. IEICE<br>Electronics Express, 2015, 12, 20150531-20150531.                                                                                         | 0.8 | 3         |
| 29 | A fractional-N sub-sampling PLL using a pipelined phase-interpolator with a FoM of −246dB. , 2015, , .                                                                                                                                         |     | 3         |
| 30 | A tail-current modulated VCO with adaptive-bias scheme. , 2015, , .                                                                                                                                                                            |     | 0         |
| 31 | A 58.3-to-65.4 GHz 34.2 mW sub-harmonically injection-locked PLL with a sub-sampling phase detection. , 2015, , .                                                                                                                              |     | 1         |
| 32 | An HDL-synthesized gated-edge-injection PLL with a current output DAC. , 2015, , .                                                                                                                                                             |     | 1         |
| 33 | A Fully Synthesizable All-Digital PLL With Interpolative Phase Coupled Oscillator, Current-Output<br>DAC, and Fine-Resolution Digital Varactor Using Gated Edge Injection Technique. IEEE Journal of<br>Solid-State Circuits, 2015, 50, 68-80. | 5.4 | 117       |
| 34 | A 0.011 mm <sup>2</sup> PVT-robust fully-synthesizable CDR with a data rate of 10.05 Gb/s in 28nm FD SOI. , 2014, , .                                                                                                                          |     | 4         |
| 35 | A tail-feedback VCO with self-adjusting current modulation scheme. , 2014, , .                                                                                                                                                                 |     | 5         |
| 36 | A 0.015-mm <sup>2</sup> 60-GHz reconfigurable wake-up receiver by reusing multi-stage LNAs.<br>, 2014, , .                                                                                                                                     |     | 1         |

Wei Deng

| #  | Article                                                                                                                                                                                                                                   | IF  | CITATIONS |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 37 | A pulse-driven LC-VCO with a figure-of-merit of −192dBc/Hz. , 2014, , .                                                                                                                                                                   |     | 4         |
| 38 | A Compact, Low-Power and Low-Jitter Dual-Loop Injection Locked PLL Using All-Digital PVT Calibration.<br>IEEE Journal of Solid-State Circuits, 2014, 49, 50-60.                                                                           | 5.4 | 137       |
| 39 | A swing-enhanced current-reuse class-C VCO with dynamic bias control circuits. , 2014, , .                                                                                                                                                |     | 1         |
| 40 | A dual-loop injection-locked PLL with all-digital background calibration system for on-chip clock generation. , 2014, , .                                                                                                                 |     | 3         |
| 41 | A 60-GHz sub-sampling frequency synthesizer using sub-harmonic injection-locked quadrature oscillators. , 2014, , .                                                                                                                       |     | 24        |
| 42 | A Compact and Low-Power Fractionally Injection-Locked Quadrature Frequency Synthesizer Using a<br>Self-Synchronized Gating Injection Technique for Software-Defined Radios. IEEE Journal of Solid-State<br>Circuits, 2014, 49, 1984-1994. | 5.4 | 24        |
| 43 | A sub-harmonic injection-locked frequency synthesizer with frequency calibration scheme for use in 60GHz TDD transceivers. , 2013, , .                                                                                                    |     | Ο         |
| 44 | A fractional-N harmonic injection-locked frequency synthesizer with 10MHz–6.6GHz quadrature outputs for software-defined radios. , 2013, , .                                                                                              |     | 0         |
| 45 | A current-reuse Class-C LC-VCO with an adaptive bias scheme. , 2013, , .                                                                                                                                                                  |     | 9         |
| 46 | A Sub-Harmonic Injection-Locked Quadrature Frequency Synthesizer With Frequency Calibration<br>Scheme for Millimeter-Wave TDD Transceivers. IEEE Journal of Solid-State Circuits, 2013, 48, 1710-1720.                                    | 5.4 | 100       |
| 47 | Class-C VCO With Amplitude Feedback Loop for Robust Start-Up and Enhanced Oscillation Swing. IEEE<br>Journal of Solid-State Circuits, 2013, 48, 429-440.                                                                                  | 5.4 | 151       |
| 48 | A 13.2% locking-range divide-by-6, 3.1mW, ILFD using even-harmonic-enhanced direct injection technique for millimeter-wave PLLs. , 2013, , .                                                                                              |     | 16        |
| 49 | A 20GHz Push-Push Voltage-Controlled Oscillator Using Second-Harmonic Peaking Technique for a 60GHz Frequency Synthesizer. IEICE Transactions on Electronics, 2013, E96.C, 804-812.                                                       | 0.6 | 1         |
| 50 | A PVT-robust feedback class-C VCO using an oscillation swing enhancement technique. , 2012, , .                                                                                                                                           |     | 1         |
| 51 | A 20 GHz push-push voltage-controlled oscillator for a 60 GHz frequency synthesizer. , 2012, , .                                                                                                                                          |     | 1         |
| 52 | A 0.38 mm <sup>2</sup> , 10mhz-6.6 GHz quadrature frequency synthesizer using fractional-N<br>injection-locked technique. , 2012, , .                                                                                                     |     | 3         |
| 53 | A 58.1-to-65.0GHz frequency synthesizer with background calibration for millimeter-wave TDD transceivers. , 2012, , .                                                                                                                     |     | 7         |
| 54 | A 0.5-V, 0.05-to-3.2GHz LC-Based Clock Generator for Substituting Ring Oscillators under Low-Voltage<br>Condition. IEICE Transactions on Electronics, 2012, E95.C, 1285-1296.                                                             | 0.6 | 0         |

| #  | Article                                                                                                                                                       | IF | CITATIONS |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------|
| 55 | A feedback class-C VCO with robust startup condition over PVT variations and enhanced oscillation swing. , 2011, , .                                          |    | 20        |
| 56 | A 25MHz–6.44GHz LC-VCO using a 5-port inductor for multi-band frequency generation. , 2011, , .                                                               |    | 5         |
| 57 | An ultra-low-voltage LC-VCO with a frequency extension circuit for future 0.5-V clock generation. , 2011, , .                                                 |    | 0         |
| 58 | A 0.5-V, 0.05-to-3.2 GHz, 4.1-to-6.4 GHz LC-VCO using E-TSPC frequency divider with forward body bias for sub-picosecond-jitter clock generation. , 2010, , . |    | 9         |