## Subhasish Mitra

List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/5063601/publications.pdf Version: 2024-02-01



**Subhasish Mitda** 

| #  | Article                                                                                                                                                                                            | IF   | CITATIONS |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 1  | Logic Bug Detection and Localization Using Symbolic Quick Error Detection. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2024, , 1-1.                             | 1.9  | 12        |
| 2  | An Exhaustive Approach to Detecting Transient Execution Side Channels in RTL Designs of Processors.<br>IEEE Transactions on Computers, 2023, 72, 222-235.                                          | 2.4  | 8         |
| 3  | Dynamics of a single bubble rising in a quiescent medium. Experimental Thermal and Fluid Science, 2022, 132, 110546.                                                                               | 1.5  | 7         |
| 4  | Bandgap Extraction at 10 K to Enable Leakage Control in Carbon Nanotube MOSFETs. IEEE Electron<br>Device Letters, 2022, 43, 490-493.                                                               | 2.2  | 11        |
| 5  | Effect of turbulence dispersion on bubble-particle collision efficiency. Minerals Engineering, 2022, 177, 107374.                                                                                  | 1.8  | 9         |
| 6  | CHIMERA: A 0.92-TOPS, 2.2-TOPS/W Edge AI Accelerator With 2-MByte On-Chip Foundry Resistive RAM for Efficient Training and Inference. IEEE Journal of Solid-State Circuits, 2022, 57, 1013-1026.   | 3.5  | 15        |
| 7  | Numerical Study into Gravity Separation of Phosphorus from BOS Slag during Solidification. ISIJ<br>International, 2021, 61, 705-714.                                                               | 0.6  | 2         |
| 8  | Four-Bits-Per-Memory One-Transistor-and-Eight-Resistive-Random-Access-Memory (1T8R) Array. IEEE<br>Electron Device Letters, 2021, 42, 335-338.                                                     | 2.2  | 21        |
| 9  | Iron Ore Sintering in Milli-Pot: Comparison to Pilot Scale and Identification of Maximum Resistance to<br>Air Flow. ISIJ International, 2021, 61, 1469-1478.                                       | 0.6  | 2         |
| 10 | CHIMERA: A 0.92 TOPS, 2.2 TOPS/W Edge AI Accelerator with 2 MByte On-Chip Foundry Resistive RAM for Efficient Training and Inference. , 2021, , .                                                  |      | 28        |
| 11 | Split-Chip Design to Prevent IP Reverse Engineering. IEEE Design and Test, 2021, 38, 109-118.                                                                                                      | 1.1  | 5         |
| 12 | Determining Drag Coefficient of Simplified Dendritic Particles in Metallurgical Systems.<br>Metallurgical and Materials Transactions A: Physical Metallurgy and Materials Science, 2021, 52, 4841. | 1.1  | 2         |
| 13 | RADAR: A Fast and Energy-Efficient Programming Technique for Multiple Bits-Per-Cell RRAM Arrays. IEEE<br>Transactions on Electron Devices, 2021, 68, 4397-4403.                                    | 1.6  | 24        |
| 14 | Illusion of large on-chip memory by networked computing chips for neural network inference. Nature<br>Electronics, 2021, 4, 71-80.                                                                 | 13.1 | 15        |
| 15 | Direct visualisation of bubble-particle interactions in presence of cavitation bubbles in an ultrasonic<br>flotation cell. Minerals Engineering, 2021, 174, 107258.                                | 1.8  | 18        |
| 16 | Effect of bubble surface loading on bubble rise velocity. Minerals Engineering, 2021, 174, 107252.                                                                                                 | 1.8  | 5         |
| 17 | Spatially patterned bi-electrode epiretinal stimulation for axon avoidance at cellular resolution.<br>Journal of Neural Engineering, 2021, 18, 066007.                                             | 1.8  | 9         |
| 18 | Cross-Layer Resilience Against Soft Errors: Key Insights. Embedded Systems, 2021, , 249-275.                                                                                                       | 0.6  | 0         |

| #  | Article                                                                                                                                                                                         | IF   | CITATIONS |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 19 | Automatic Identification of Axon Bundle Activation for Epiretinal Prosthesis. IEEE Transactions on Neural Systems and Rehabilitation Engineering, 2021, 29, 2496-2502.                          | 2.7  | 9         |
| 20 | Analysis of particle dispersion coefficient in solid-liquid fluidised beds. Powder Technology, 2020, 365, 60-73.                                                                                | 2.1  | 9         |
| 21 | Estimation of dispersion coefficient in a solid-liquid fluidised bed system. Powder Technology, 2020, 374, 560-576.                                                                             | 2.1  | 6         |
| 22 | Development of a flotation recovery model with CFD predicted collision efficiency. Minerals Engineering, 2020, 159, 106615.                                                                     | 1.8  | 15        |
| 23 | A 35.6 TOPS/W/mm² 3-Stage Pipelined Computational SRAM With Adjustable Form Factor for Highly<br>Data-Centric Applications. IEEE Solid-State Circuits Letters, 2020, 3, 286-289.                | 1.3  | 10        |
| 24 | Molybdenum oxide on carbon nanotube: Doping stability and correlation with work function. Journal of Applied Physics, 2020, 128, 045111.                                                        | 1.1  | 6         |
| 25 | A Formal Approach for Detecting Vulnerabilities to Transient Execution Attacks in Out-of-Order Processors. , 2020, , .                                                                          |      | 14        |
| 26 | Sensory Particles with Optical Telemetry. , 2020, , .                                                                                                                                           |      | 1         |
| 27 | Hyperdimensional computing nanosystem: in-memory computing using monolithic 3D integration of RRAM and CNFET. , 2020, , 195-219.                                                                |      | 2         |
| 28 | A Density Metric for Semiconductor Technology [Point of View]. Proceedings of the IEEE, 2020, 108, 478-482.                                                                                     | 16.4 | 25        |
| 29 | Reconfigurable tiles of computing-in-memory SRAM architecture for scalable vectorization. , 2020, , .                                                                                           |      | 7         |
| 30 | Pressure-drop Modelling in the Softening and Melting Test for Ferrous Burden. ISIJ International, 2020, 60, 1416-1426.                                                                          | 0.6  | 6         |
| 31 | A-QED Verification of Hardware Accelerators. , 2020, , .                                                                                                                                        |      | 6         |
| 32 | Sub-0.5 nm Interfacial Dielectric Enables Superior Electrostatics: 65 mV/dec Top-Gated Carbon<br>Nanotube FETs at 15 nm Gate Length. , 2020, , .                                                |      | 14        |
| 33 | Heterogeneous 3D Nano-systems: The N3XT Approach?. The Frontiers Collection, 2020, , 127-151.                                                                                                   | 0.1  | 6         |
| 34 | DECOY: DEflection-Driven HLS-Based Computation Partitioning for Obfuscating Intellectual PropertY. , 2020, , .                                                                                  |      | 17        |
| 35 | Hybrid Quick Error Detection: Validation and Debug of SoCs Through High-Level Synthesis. IEEE<br>Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2019, 38, 1345-1358. | 1.9  | 1         |
|    |                                                                                                                                                                                                 |      |           |

Beyond-Silicon Devices: Considerations for Circuits and Architectures. , 2019, , 1-19.

| #  | Article                                                                                                                                                                           | IF   | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 37 | A Data-Compressive Wired-OR Readout for Massively Parallel Neural Recording. IEEE Transactions on<br>Biomedical Circuits and Systems, 2019, 13, 1128-1140.                        | 2.7  | 17        |
| 38 | Review of Methodologies for Pre- and Post-Silicon Analog Verification in Mixed-Signal SOCs. , 2019, , .                                                                           |      | 8         |
| 39 | Optimization of Electrical Stimulation for a High-Fidelity Artificial Retina. , 2019, , .                                                                                         |      | 24        |
| 40 | Low-Temperature Side Contact to Carbon Nanotube Transistors: Resistance Distributions Down to 10 nm Contact Length. Nano Letters, 2019, 19, 1083-1089.                            | 4.5  | 42        |
| 41 | Cross-Layer Resilience. , 2019, , .                                                                                                                                               |      | 5         |
| 42 | Processor Hardware Security Vulnerabilities and their Detection by Unique Program Execution Checking. , 2019, , .                                                                 |      | 22        |
| 43 | A Data-Compressive Wired-OR Readout for Massively Parallel Neural Recording. , 2019, , .                                                                                          |      | 5         |
| 44 | 14.3 A 43pJ/Cycle Non-Volatile Microcontroller with 4.7μs Shutdown/Wake-up Integrating 2.3-bit/Cell<br>Resistive RAM and Resilience Techniques. , 2019, , .                       |      | 13        |
| 45 | Resistive RAM Endurance: Array-Level Characterization and Correction Techniques Targeting Deep Learning Applications. IEEE Transactions on Electron Devices, 2019, 66, 1281-1288. | 1.6  | 43        |
| 46 | Symbolic QED Pre-silicon Verification for Automotive Microcontroller Cores: Industrial Case Study. , 2019, , .                                                                    |      | 3         |
| 47 | Unlocking the Power of Formal Hardware Verification with CoSA and Symbolic QED: Invited Paper. , 2019, , .                                                                        |      | 0         |
| 48 | High-Density Multiple Bits-per-Cell 1T4R RRAM Array with Gradual SET/RESET and its Effectiveness for<br>Deep Learning. , 2019, , .                                                |      | 35        |
| 49 | Monolithic 3-D Integration. IEEE Micro, 2019, 39, 16-27.                                                                                                                          | 1.8  | 24        |
| 50 | Memory Sizing of a Scalable SRAM In-Memory Computing Tile Based Architecture. , 2019, , .                                                                                         |      | 17        |
| 51 | The N3XT Approach to Energy-Efficient Abundant-Data Computing. Proceedings of the IEEE, 2019, 107, 19-48.                                                                         | 16.4 | 71        |
| 52 | Analysis of dynamic interactions in a bubble-particle system in presence of an acoustic field. Minerals<br>Engineering, 2019, 131, 111-123.                                       | 1.8  | 6         |
| 53 | Resistive RAM With Multiple Bits Per Cell: Array-Level Demonstration of 3 Bits Per Cell. IEEE<br>Transactions on Electron Devices, 2019, 66, 641-646.                             | 1.6  | 43        |
| 54 | Modulation of turbulent flow field in an oscillating grid system owing to single bubble rise.<br>Chemical Engineering Science, 2018, 185, 26-49.                                  | 1.9  | 13        |

| #  | Article                                                                                                                                                                                                 | IF               | CITATIONS         |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|
| 55 | Tolerating Soft Errors in Processor Cores Using CLEAR (Cross-Layer Exploration for Architecting) Tj ETQq1 1 0.78<br>1839-1852.                                                                          | 4314 rgBT<br>1.9 | /Overlock 1<br>14 |
| 56 | Brain-inspired computing exploiting carbon nanotube FETs and resistive RAM: Hyperdimensional computing case study. , 2018, , .                                                                          |                  | 84                |
| 57 | Evaporation of a suspended binary mixture droplet in a heated flowing gas stream. Experimental<br>Thermal and Fluid Science, 2018, 91, 329-344.                                                         | 1.5              | 17                |
| 58 | A Novel Measurement of Voidage in Coke and Ferrous Layers in Softening and Melting under Load Test<br>Using Synchrotron X-ray and Neutron Computed Tomography. ISIJ International, 2018, 58, 2150-2152. | 0.6              | 6                 |
| 59 | Hyperdimensional Computing Exploiting Carbon Nanotube FETs, Resistive RAM, and Their Monolithic 3D<br>Integration. IEEE Journal of Solid-State Circuits, 2018, 53, 3183-3196.                           | 3.5              | 49                |
| 60 | Understanding Energy Efficiency Benefits of Carbon Nanotube Field-Effect Transistors for Digital<br>VLSI. IEEE Nanotechnology Magazine, 2018, 17, 1259-1269.                                            | 1.1              | 87                |
| 61 | TRIG: Hardware Accelerator for Inference-Based Applications and Experimental Demonstration Using Carbon Nanotube FETs. , 2018, , .                                                                      |                  | 3                 |
| 62 | ETISS-ML: A multi-level instruction set simulator with RTL-level fault injection support for the evaluation of cross-layer resiliency techniques. , 2018, , .                                           |                  | 7                 |
| 63 | Effect of bubble on the pressure spectra of oscillating grid turbulent flow at low Taylor-Reynolds number. Chemical Engineering Science, 2018, 190, 28-39.                                              | 1.9              | 7                 |
| 64 | TRIG., 2018,,.                                                                                                                                                                                          |                  | 6                 |
| 65 | Dynamic Surface Wetting and Heat Transfer in a Droplet-Particle System of Less Than Unity Size Ratio.<br>Frontiers in Chemistry, 2018, 6, 259.                                                          | 1.8              | 22                |
| 66 | Symbolic quick error detection using symbolic initial state for pre-silicon verification. , 2018, , .                                                                                                   |                  | 9                 |
| 67 | Coming Up N3XT, After 2D Scaling of Si CMOS. , 2018, , .                                                                                                                                                |                  | 7                 |
| 68 | A review of CFD modelling studies on the flotation process. Minerals Engineering, 2018, 127, 153-177.                                                                                                   | 1.8              | 73                |
| 69 | Evaporation of a sessile binary droplet on a heated spherical particle. Experimental Thermal and Fluid<br>Science, 2018, 99, 558-571.                                                                   | 1.5              | 14                |
| 70 | Segregation and dispersion studies in binary solid-liquid fluidised beds: A theoretical and computational study. Powder Technology, 2017, 314, 400-411.                                                 | 2.1              | 22                |
| 71 | System-Level Effects of Soft Errors in Uncore Components. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2017, 36, 1497-1510.                                           | 1.9              | 13                |
| 72 | Settling/rising of a foreign particle in solid-liquid fluidized beds: Application of dynamic mesh technique. Chemical Engineering Science, 2017, 170, 139-153.                                          | 1.9              | 12                |

| #  | Article                                                                                                                                                                    | IF   | CITATIONS |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 73 | Hysteresis-Free Carbon Nanotube Field-Effect Transistors. ACS Nano, 2017, 11, 4785-4791.                                                                                   | 7.3  | 50        |
| 74 | Resistive RAM-Centric Computing: Design and Modeling Methodology. IEEE Transactions on Circuits and Systems I: Regular Papers, 2017, 64, 2263-2273.                        | 3.5  | 61        |
| 75 | Activation of ganglion cells and axon bundles using epiretinal electrical stimulation. Journal of Neurophysiology, 2017, 118, 1457-1471.                                   | 0.9  | 64        |
| 76 | Interactions in droplet and particle system of near unity size ratio. Chemical Engineering Science, 2017, 170, 154-175.                                                    | 1.9  | 40        |
| 77 | Edward J. McCluskey 1929-2016. IEEE Design and Test, 2017, 34, 94-98.                                                                                                      | 1.1  | 1         |
| 78 | Expansion behaviour of a binary solid-liquid fluidised bed with different solid mass ratio. Advanced<br>Powder Technology, 2017, 28, 3111-3129.                            | 2.0  | 21        |
| 79 | 3D nanosystems enable embedded abundant-data computing. , 2017, , .                                                                                                        |      | 6         |
| 80 | E-QED: Electrical Bug Localization During Post-silicon Validation Enabled by Quick Error Detection and Formal Methods. Lecture Notes in Computer Science, 2017, , 104-125. | 1.0  | 7         |
| 81 | A Systems Approach to Computing in Beyond CMOS Fabrics. , 2017, , .                                                                                                        |      | 1         |
| 82 | Interaction of a spherical particle with a neutrally buoyant immiscible droplet in salt solution.<br>Chemical Engineering Science, 2017, 172, 182-198.                     | 1.9  | 10        |
| 83 | Three-dimensional integration of nanotechnologies for computing and data storage on a single chip.<br>Nature, 2017, 547, 74-78.                                            | 13.7 | 577       |
| 84 | Carbon Nanotubes for Monolithic 3D ICs. , 2017, , 315-333.                                                                                                                 |      | 2         |
| 85 | Cross-Layer Resilience in Low-Voltage Digital Systems: Key Insights. , 2017, , .                                                                                           |      | 3         |
| 86 | Resilience in next-generation embedded systems*. , 2017, , 295-334.                                                                                                        |      | 0         |
| 87 | A review of the mechanisms and models of bubble-particle detachment in froth flotation. Separation and Purification Technology, 2016, 170, 155-172.                        | 3.9  | 111       |
| 88 | Transforming nanodevices into nanosystems: The N3XT 1,000X. , 2016, , .                                                                                                    |      | 0         |
| 89 | Computing with Carbon Nanotubes. IEEE Spectrum, 2016, 53, 26-52.                                                                                                           | 0.5  | 7         |
| 90 | Nano-engineered architectures for ultra-low power wireless body sensor nodes. , 2016, , .                                                                                  |      | 7         |

| #   | Article                                                                                                                                                                                               | IF  | CITATIONS |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 91  | Transforming nanodevices to next generation nanosystems. , 2016, , .                                                                                                                                  |     | 0         |
| 92  | Hyperdimensional computing with 3D VRRAM in-memory kernels: Device-architecture co-design for energy-efficient, error-resilient language recognition. , 2016, , .                                     |     | 95        |
| 93  | Interaction dynamics of a spherical particle with a suspended liquid film. AICHE Journal, 2016, 62, 295-314.                                                                                          | 1.8 | 15        |
| 94  | On wetting characteristics of droplet on a spherical particle in film boiling regime. Chemical Engineering Science, 2016, 149, 181-203.                                                               | 1.9 | 61        |
| 95  | CLEAR., 2016,,.                                                                                                                                                                                       |     | 45        |
| 96  | Experimental investigation on modulation of homogeneous and isotropic turbulence in the presence of single particle using time-resolved PIV. Chemical Engineering Science, 2016, 153, 308-329.        | 1.9 | 17        |
| 97  | Symbolic Quick Error Detection for Pre-Silicon and Post-Silicon Validation: Frequently Asked Questions. IEEE Design and Test, 2016, 33, 55-62.                                                        | 1.1 | 0         |
| 98  | Low-power, high-performance S-NDR oscillators for stereo (3D) vision using directly-coupled oscillator networks. , 2016, , .                                                                          |     | 8         |
| 99  | Hysteresis in Carbon Nanotube Transistors: Measurement and Analysis of Trap Density, Energy Level, and Spatial Distribution. ACS Nano, 2016, 10, 4599-4608.                                           | 7.3 | 62        |
| 100 | Time-Based Sensor Interface Circuits in CMOS and Carbon Nanotube Technologies. IEEE Transactions on Circuits and Systems I: Regular Papers, 2016, 63, 577-586.                                        | 3.5 | 20        |
| 101 | TPAD: Hardware Trojan Prevention and Detection for Trusted Integrated Circuits. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2016, 35, 521-534.                     | 1.9 | 79        |
| 102 | Efficient metallic carbon nanotube removal for highly-scaled technologies. , 2015, , .                                                                                                                |     | 25        |
| 103 | Efficient Soft Error Vulnerability Estimation of Complex Designs. , 2015, , .                                                                                                                         |     | 14        |
| 104 | Monolithic 3D Integration: A Path from Concept to Reality. , 2015, , .                                                                                                                                |     | 31        |
| 105 | Quick Error Detection Tests with Fast Runtimes for Effective Post-Silicon Validation and Debug. , 2015, , .                                                                                           |     | 11        |
| 106 | Partitioning Electrostatic and Mechanical Domains in Nanoelectromechanical Relays. Journal of<br>Microelectromechanical Systems, 2015, 24, 592-598.                                                   | 1.7 | 8         |
| 107 | Rapid Co-Optimization of Processing and Circuit Design to Overcome Carbon Nanotube Variations.<br>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2015, 34, 1082-1095. | 1.9 | 36        |
| 108 | A structured approach to post-silicon validation and debug using symbolic quick error detection. , 2015, , .                                                                                          |     | 13        |

| #   | Article                                                                                                                                                           | IF   | CITATIONS |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 109 | From nanodevices to nanosystems: The N3XT information technology. , 2015, , .                                                                                     |      | Ο         |
| 110 | High performance, integrated 1T1R oxide-based oscillator: Stack engineering for low-power operation in neural network applications. , 2015, , .                   |      | 9         |
| 111 | From nanodevices to nanosystems: The N3XT information technology. , 2015, , .                                                                                     |      | 1         |
| 112 | New Logic Synthesis as Nanotechnology Enabler. Proceedings of the IEEE, 2015, 103, 2168-2195.                                                                     | 16.4 | 53        |
| 113 | Energy-Efficient Abundant-Data Computing: The N3XT 1,000x. Computer, 2015, 48, 24-33.                                                                             | 1.2  | 156       |
| 114 | NSF expedition on variability-aware software: Recent results and contributions. IT - Information Technology, 2015, 57, 181-198.                                   | 0.6  | 10        |
| 115 | Collision behaviour of a smaller particle into a larger stationary droplet. Advanced Powder<br>Technology, 2015, 26, 280-295.                                     | 2.0  | 41        |
| 116 | The Trojan-proof chip. IEEE Spectrum, 2015, 52, 46-51.                                                                                                            | 0.5  | 38        |
| 117 | Comparison of vaporization models for feed droplet in fluid catalytic cracking risers. Chemical<br>Engineering Research and Design, 2015, 101, 82-97.             | 2.7  | 16        |
| 118 | Comparison of specific energy dissipation rate calculation methodologies utilising 2D PIV velocity measurement. Chemical Engineering Science, 2015, 137, 752-767. | 1.9  | 24        |
| 119 | Modelling the Motion of a Collected Particle over a Bubble Surface. Procedia Engineering, 2015, 102, 1346-1355.                                                   | 1.2  | 8         |
| 120 | Multiple Independent Gate FETs: How many gates do we need?. , 2015, , .                                                                                           |      | 7         |
| 121 | Hybrid quick error detection (H-QED). , 2015, , .                                                                                                                 |      | 13        |
| 122 | Understanding soft errors in uncore components. , 2015, , .                                                                                                       |      | 17        |
| 123 | Instantaneous bond number for a particle detaching from a bubble. International Journal of Mineral Processing, 2015, 142, 22-29.                                  | 2.6  | 8         |
| 124 | Time-based sensor interface circuits in carbon nanotube technology. , 2015, , .                                                                                   |      | 1         |
| 125 | Evaporation of a droplet on a heated spherical particle. Chemical Engineering Journal, 2015, 278, 309-319.                                                        | 6.6  | 28        |
| 126 | Monolithic 3D integration advances and challenges: From technology to system levels. , 2014, , .                                                                  |      | 17        |

| #   | Article                                                                                                                                                                               | IF  | CITATIONS |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 127 | Robust design and experimental demonstrations of carbon nanotube digital circuits. , 2014, , .                                                                                        |     | 3         |
| 128 | System Level Benchmarking with Yield-Enhanced Standard Cell Library for Carbon Nanotube VLSI<br>Circuits. ACM Journal on Emerging Technologies in Computing Systems, 2014, 10, 1-19.  | 1.8 | 8         |
| 129 | Guest Editorial: Robust and energy-secure systems. IEEE Journal on Emerging and Selected Topics in<br>Circuits and Systems, 2014, 4, 165-168.                                         | 2.7 | 0         |
| 130 | Addressing failures in exascale computing. International Journal of High Performance Computing Applications, 2014, 28, 129-173.                                                       | 2.4 | 265       |
| 131 | QED post-silicon validation and debug: Invited abstract. , 2014, , .                                                                                                                  |     | 0         |
| 132 | Monolithic 3D integration of logic and memory: Carbon nanotube FETs, resistive RAM, and silicon FETs. , 2014, , .                                                                     |     | 105       |
| 133 | High-performance carbon nanotube field-effect transistors. , 2014, , .                                                                                                                |     | 37        |
| 134 | Sensor-to-Digital Interface Built Entirely With Carbon Nanotube FETs. IEEE Journal of Solid-State Circuits, 2014, 49, 190-201.                                                        | 3.5 | 101       |
| 135 | Rethinking error injection for effective resilience. , 2014, , .                                                                                                                      |     | 10        |
| 136 | Effective Post-Silicon Validation of System-on-Chips Using Quick Error Detection. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2014, 33, 1573-1590. | 1.9 | 38        |
| 137 | The resilience wall: Cross-layer solution strategies. , 2014, , .                                                                                                                     |     | 12        |
| 138 | QED post-silicon validation and debug: Frequently asked questions. , 2014, , .                                                                                                        |     | 4         |
| 139 | Carbon nanotubes for high-performance logic. MRS Bulletin, 2014, 39, 719-726.                                                                                                         | 1.7 | 11        |
| 140 | Carbon Nanotube Circuit Integration up to Sub-20 nm Channel Lengths. ACS Nano, 2014, 8, 3434-3443.                                                                                    | 7.3 | 70        |
| 141 | Monolithic three-dimensional integration of carbon nanotube FETs with silicon CMOS. , 2014, , .                                                                                       |     | 21        |
| 142 | Modelling of the interaction between a falling n-heptane droplet and hot solid surface. Chemical<br>Engineering Science, 2014, 116, 23-37.                                            | 1.9 | 7         |
| 143 | Detachment of a bubble anchored to a vertical cylindrical surface in quiescent liquid and grid generated turbulence. Canadian Journal of Chemical Engineering, 2014, 92, 2067-2077.   | 0.9 | 9         |
| 144 | Quantitative evaluation of soft error injection techniques for robust system design. , 2013, , .                                                                                      |     | 172       |

| #   | Article                                                                                                                                                                     | IF   | CITATIONS |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 145 | Reliability of graphene interconnects and n-type doping of carbon nanotube transistors. , 2013, , .                                                                         |      | 0         |
| 146 | Self-repair of uncore components in robust system-on-chips: An OpenSPARC T2 case study. , 2013, , .                                                                         |      | 17        |
| 147 | Overcoming Post-Silicon Validation Challenges through Quick Error Detection (QED). , 2013, , .                                                                              |      | 6         |
| 148 | Early-life-failure detection using SAT-based ATPG. , 2013, , .                                                                                                              |      | 16        |
| 149 | Combinational Logic Design Using Six-Terminal NEM Relays. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2013, 32, 653-666.                 | 1.9  | 32        |
| 150 | Laterally actuated nanoelectromechanical relays with compliant, low resistance contact. , 2013, , .                                                                         |      | 4         |
| 151 | Carbon nanotube computer. Nature, 2013, 501, 526-530.                                                                                                                       | 13.7 | 903       |
| 152 | Carbon Nanotube Circuits: Opportunities and Challenges. , 2013, , .                                                                                                         |      | 3         |
| 153 | Detection of early-life failures in high-K metal-gate transistors and ultra low-K inter-metal dielectrics. , 2013, , .                                                      |      | 6         |
| 154 | Experimental demonstration of a fully digital capacitive sensor interface built entirely using carbon-nanotube FETs. , 2013, , .                                            |      | 18        |
| 155 | Droplet impact dynamics on a spherical particle. Chemical Engineering Science, 2013, 100, 105-119.                                                                          | 1.9  | 122       |
| 156 | Laterally Actuated Platinum-Coated Polysilicon NEM Relays. Journal of Microelectromechanical Systems, 2013, 22, 768-778.                                                    | 1.7  | 34        |
| 157 | Rapid exploration of processing and design guidelines to overcome carbon nanotube variations. , 2013, , $\cdot$                                                             |      | 14        |
| 158 | Sacha. , 2013, , .                                                                                                                                                          |      | 8         |
| 159 | Dual-beam, six-terminal nanoelectromechanical relays. , 2013, , .                                                                                                           |      | 0         |
| 160 | Monolithic three-dimensional integration of carbon nanotube FET complementary logic circuits. , 2013, , .                                                                   |      | 19        |
| 161 | Carbon nanotube imperfection-immune digital VLSI. , 2013, , .                                                                                                               |      | 0         |
| 162 | Single-Tube Characterization Methodology for Experimental and Analytical Evaluation of Carbon<br>Nanotube Synthesis. Japanese Journal of Applied Physics, 2012, 51, 04DB02. | 0.8  | 0         |

| #   | Article                                                                                                                                                                                                                                                                   | IF   | CITATIONS |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 163 | Quick detection of difficult bugs for effective post-silicon validation. , 2012, , .                                                                                                                                                                                      |      | 24        |
| 164 | Cooling three-dimensional integrated circuits using power delivery networks. , 2012, , .                                                                                                                                                                                  |      | 28        |
| 165 | Wafer-Scale Fabrication and Characterization of Thin-Film Transistors with Polythiophene-Sorted Semiconducting Carbon Nanotube Networks. ACS Nano, 2012, 6, 451-458.                                                                                                      | 7.3  | 50        |
| 166 | Nano-Electro-Mechanical relays for FPGA routing: Experimental demonstration and a design technique. , 2012, , .                                                                                                                                                           |      | 28        |
| 167 | Template Patterning: Flexible Control of Block Copolymer Directed Self-Assembly using Small,<br>Topographical Templates: Potential Lithography Solution for Integrated Circuit Contact Hole<br>Patterning (Adv. Mater. 23/2012). Advanced Materials, 2012, 24, 3082-3082. | 11.1 | 2         |
| 168 | ERSA: Error Resilient System Architecture for Probabilistic Applications. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2012, 31, 546-558.                                                                                               | 1.9  | 77        |
| 169 | Carbon Nanotube Robust Digital VLSI. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2012, 31, 453-471.                                                                                                                                    | 1.9  | 104       |
| 170 | Single-Tube Characterization Methodology for Experimental and Analytical Evaluation of Carbon<br>Nanotube Synthesis. Japanese Journal of Applied Physics, 2012, 51, 04DB02.                                                                                               | 0.8  | 0         |
| 171 | Integration of nanoelectromechanical (NEM) relays with silicon CMOS with functional CMOS-NEM circuit. , 2011, , .                                                                                                                                                         |      | 49        |
| 172 | Overcoming carbon nanotube variations through co-optimized technology and circuit design. , 2011, , .                                                                                                                                                                     |      | 27        |
| 173 | Carbon nanotube electronics - Materials, devices, circuits, design, modeling, and performance projection. , 2011, , .                                                                                                                                                     |      | 22        |
| 174 | Scalable Carbon Nanotube Computational and Storage Circuits Immune to Metallic and Mispositioned<br>Carbon Nanotubes. IEEE Nanotechnology Magazine, 2011, 10, 744-750.                                                                                                    | 1.1  | 54        |
| 175 | The case for RAMCloud. Communications of the ACM, 2011, 54, 121-130.                                                                                                                                                                                                      | 3.3  | 119       |
| 176 | Architecture and performance evaluation of 3D CMOS-NEM FPGA. , 2011, , .                                                                                                                                                                                                  |      | 10        |
| 177 | Linear Increases in Carbon Nanotube Density Through Multiple Transfer Technique. Nano Letters, 2011,<br>11, 1881-1886.                                                                                                                                                    | 4.5  | 69        |
| 178 | Robust System Design to Overcome CMOS Reliability Challenges. IEEE Journal on Emerging and Selected Topics in Circuits and Systems, 2011, 1, 30-41.                                                                                                                       | 2.7  | 60        |
| 179 | Characterization and Implementation of Fault-Tolerant Vertical Links for 3-D Networks-on-Chip. IEEE<br>Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2011, 30, 124-134.                                                                       | 1.9  | 54        |
| 180 | Self-Tuning for Maximized Lifetime Energy-Efficiency in the Presence of Circuit Aging. IEEE<br>Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2011, 30, 760-773.                                                                               | 1.9  | 79        |

8

| #   | Article                                                                                                                                                                                                     | IF  | CITATIONS |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 181 | Characterization and Design of Logic Circuits in the Presence of Carbon Nanotube Density Variations.<br>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2011, 30, 1103-1113. | 1.9 | 41        |
| 182 | Robust System Design. IPSJ Transactions on System LSI Design Methodology, 2011, 4, 2-30.                                                                                                                    | 0.5 | 4         |
| 183 | The effect of amine protonation on the electrical properties of spin-assembled single-walled carbon nanotube networks. Nanotechnology, 2011, 22, 125201.                                                    | 1.3 | 9         |
| 184 | Dual sidewall lateral nanoelectromechanical relays with beam isolation. , 2011, , .                                                                                                                         |     | 9         |
| 185 | Carbon electronics — From material synthesis to circuit demonstration. , 2011, , .                                                                                                                          |     | 1         |
| 186 | Air-stable technique for fabricating n-type carbon nanotube FETs. , 2011, , .                                                                                                                               |     | 10        |
| 187 | Carbon nanotube imperfection-immune digital VLSI: Frequently asked questions updated. , 2011, , .                                                                                                           |     | 4         |
| 188 | Imperfection-Immune Carbon Nanotube VLSI Circuits. , 2011, , 277-305.                                                                                                                                       |     | 2         |
| 189 | Carbon nanotube correlation. , 2010, , .                                                                                                                                                                    |     | 48        |
| 190 | Post-silicon validation opportunities, challenges and recent advances. , 2010, , .                                                                                                                          |     | 116       |
| 191 | BLoG. , 2010, , .                                                                                                                                                                                           |     | 30        |
| 192 | ACCNT: A Metallic-CNT-Tolerant Design Methodology for Carbon Nanotube VLSI: Analyses and Design<br>Guidelines. IEEE Transactions on Electron Devices, 2010, 57, 2284-2295.                                  | 1.6 | 22        |
| 193 | Carbon nanotube circuits: Living with imperfections and variations. , 2010, , .                                                                                                                             |     | 11        |
| 194 | Cross-layer resilience challenges: Metrics and optimization. , 2010, , .                                                                                                                                    |     | 24        |
| 195 | Gate-oxide early-life failure identification using delay shifts. , 2010, , .                                                                                                                                |     | 8         |
| 196 | Cross-layer error resilience for robust systems. , 2010, , .                                                                                                                                                |     | 15        |
| 197 | The case for RAMClouds. Operating Systems Review (ACM), 2010, 43, 92-105.                                                                                                                                   | 1.5 | 344       |

198 Robust System Design. , 2010, , .

| #   | Article                                                                                                                                                                                               | IF  | CITATIONS |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 199 | Design and Validation of Robust Systems. , 2010, , .                                                                                                                                                  |     | 1         |
| 200 | Efficient FPGAs using nanoelectromechanical relays. , 2010, , .                                                                                                                                       |     | 62        |
| 201 | Concurrent autonomous self-test for uncore components in system-on-chips. , 2010, , .                                                                                                                 |     | 25        |
| 202 | Titanium nitride sidewall stringer process for lateral nanoelectromechanical relays. , 2010, , .                                                                                                      |     | 8         |
| 203 | ERSA: Error Resilient System Architecture for probabilistic applications. , 2010, , .                                                                                                                 |     | 145       |
| 204 | Efficient metallic carbon nanotube removal readily scalable to wafer-level VLSI CNFET circuits. , 2010, ,                                                                                             |     | 27        |
| 205 | Optimized self-tuning for circuit aging. , 2010, , .                                                                                                                                                  |     | 19        |
| 206 | Low-cost gate-oxide early-life failure detection in robust systems. , 2010, , .                                                                                                                       |     | 32        |
| 207 | QED: Quick Error Detection tests for effective post-silicon validation. , 2010, , .                                                                                                                   |     | 54        |
| 208 | Experimental study of gate oxide early-life failures. Reliability Physics Symposium, 2009 IEEE<br>International, 2009, , .                                                                            | 0.0 | 19        |
| 209 | Carbon nanotube circuits in the presence of carbon nanotube density variations. , 2009, , .                                                                                                           |     | 70        |
| 210 | Design Methodology and Protection Strategy for ESD-CDM Robust Digital System Design in 90-nm and 130-nm Technologies. IEEE Transactions on Electron Devices, 2009, 56, 275-283.                       | 1.6 | 9         |
| 211 | ACCNT—A Metallic-CNT-Tolerant Design Methodology for Carbon-Nanotube VLSI: Concepts and Experimental Demonstration. IEEE Transactions on Electron Devices, 2009, 56, 2969-2978.                       | 1.6 | 36        |
| 212 | Solution Assembly of Organized Carbon Nanotube Networks for Thin-Film Transistors. ACS Nano, 2009, 3, 4089-4097.                                                                                      | 7.3 | 82        |
| 213 | Digital VLSI logic technology using Carbon Nanotube FETs. , 2009, , .                                                                                                                                 |     | 39        |
| 214 | CMOS-Analogous Wafer-Scale Nanotube-on-Insulator Approach for Submicrometer Devices and<br>Integrated Circuits Using Aligned Nanotubes. Nano Letters, 2009, 9, 189-197.                               | 4.5 | 161       |
| 215 | Probabilistic Analysis and Design of Metallic-Carbon-Nanotube-Tolerant Digital Logic Circuits. IEEE<br>Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28, 1307-1320. | 1.9 | 54        |
| 216 | Overcoming Early-Life Failure and Aging for Robust Systems. IEEE Design and Test of Computers, 2009, 26, 28-39.                                                                                       | 1.4 | 64        |

| #   | Article                                                                                                                                                                                                                                   | IF  | CITATIONS |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 217 | Circuit-Level Performance Benchmarking and Scalability Analysis of Carbon Nanotube Transistor<br>Circuits. IEEE Nanotechnology Magazine, 2009, 8, 37-45.                                                                                  | 1.1 | 125       |
| 218 | Threshold Voltage and On–Off Ratio Tuning for Multiple-Tube Carbon Nanotube FETs. IEEE<br>Nanotechnology Magazine, 2009, 8, 4-9.                                                                                                          | 1.1 | 75        |
| 219 | Testing for Transistor Aging. , 2009, , .                                                                                                                                                                                                 |     | 54        |
| 220 | Wafer-Scale Growth and Transfer of Aligned Single-Walled Carbon Nanotubes. IEEE Nanotechnology<br>Magazine, 2009, 8, 498-504.                                                                                                             | 1.1 | 175       |
| 221 | Operating system scheduling for efficient online self-test in robust systems. , 2009, , .                                                                                                                                                 |     | 32        |
| 222 | VMR: VLSI-compatible metallic carbon nanotube removal for imperfection-immune cascaded multi-stage digital logic circuits using Carbon Nanotube FETs. , 2009, , .                                                                         |     | 82        |
| 223 | IFRA: Post-silicon bug localization in processors. , 2009, , .                                                                                                                                                                            |     | 4         |
| 224 | Imperfection-immune VLSI logic circuits using Carbon Nanotube Field Effect Transistors. , 2009, , .                                                                                                                                       |     | 7         |
| 225 | Monolithic three-dimensional integrated circuits using carbon nanotube FETs and interconnects. , 2009, , .                                                                                                                                |     | 9         |
| 226 | Imperfection-immune Carbon Nanotube digital VLSI. , 2009, , .                                                                                                                                                                             |     | 2         |
| 227 | Circuit aging prediction for low-power operation. , 2009, , .                                                                                                                                                                             |     | 36        |
| 228 | Post-Silicon Bug Localization in Processors Using Instruction Footprint Recording and Analysis<br>(IFRA). IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28,<br>1545-1558.                          | 1.9 | 75        |
| 229 | Nanoelectromechanical (NEM) relays integrated with CMOS SRAM for improved stability and low leakage. , 2009, , .                                                                                                                          |     | 58        |
| 230 | 58.4: <i>Invited Paper</i> : Solution Assembly of Transistor Arrays Based on Sorted Nanotube Networks<br>for Largeâ€Scale Flexible Electronic Applications. Digest of Technical Papers SID International<br>Symposium, 2009, 40, 877-879. | 0.1 | 0         |
| 231 | The Search for Alternative Computational Paradigms. IEEE Design and Test of Computers, 2008, 25, 334-343.                                                                                                                                 | 1.4 | 34        |
| 232 | Historical Perspective on Scan Compression. IEEE Design and Test of Computers, 2008, 25, 114-120.                                                                                                                                         | 1.4 | 51        |
| 233 | VAST: Virtualization-Assisted Concurrent Autonomous Self-Test. , 2008, , .                                                                                                                                                                |     | 50        |
| 234 | Integrated wafer-scale growth and transfer of directional Carbon Nanotubes and misaligned-Carbon-Nanotube-immune logic structures. , 2008, , .                                                                                            |     | 45        |

| #   | Article                                                                                                                                                                                 | IF  | CITATIONS |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 235 | Design Methods for Misaligned and Mispositioned Carbon-Nanotube Immune Circuits. IEEE<br>Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2008, 27, 1725-1736. | 1.9 | 93        |
| 236 | CASP: Concurrent Autonomous Chip Self-Test Using Stored Test Patterns. , 2008, , .                                                                                                      |     | 17        |
| 237 | Gate-Oxide Early Life Failure Prediction. VLSI Test Symposium (VTS), Proceedings, IEEE, 2008, , .                                                                                       | 1.0 | 35        |
| 238 | Circuit failure prediction for robust system design in scaled CMOS. , 2008, , .                                                                                                         |     | 13        |
| 239 | CASP., 2008, , .                                                                                                                                                                        |     | 123       |
| 240 | Circuit Failure Prediction for Robust System Design. , 2008, , .                                                                                                                        |     | 2         |
| 241 | Optimized Circuit Failure Prediction for Aging: Practicality and Promise. , 2008, , .                                                                                                   |     | 111       |
| 242 | Design Guidelines for Metallic-Carbon-Nanotube-Tolerant Digital Logic Circuits. , 2008, , .                                                                                             |     | 9         |
| 243 | IFRA. , 2008, , .                                                                                                                                                                       |     | 75        |
| 244 | Device study, chemical doping, and logic circuits based on transferred aligned single-walled carbon nanotubes. Applied Physics Letters, 2008, 93, .                                     | 1.5 | 54        |
| 245 | Soft Error Resilient System Design through Error Correction. , 2008, , 143-156.                                                                                                         |     | 7         |
| 246 | Automated design of misaligned-carbon-nanotube-immune circuits. Proceedings - Design Automation<br>Conference, 2007, , .                                                                | 0.0 | 33        |
| 247 | Verification-Guided Soft Error Resilience. , 2007, , .                                                                                                                                  |     | 68        |
| 248 | Application-Dependent Delay Testing of FPGAs. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2007, 26, 553-563.                                         | 1.9 | 18        |
| 249 | Circuit Failure Prediction and Its Application to Transistor Aging. VLSI Test Symposium (VTS), Proceedings, IEEE, 2007, , .                                                             | 1.0 | 375       |
| 250 | Erratic Bit Errors in Latches. , 2007, , .                                                                                                                                              |     | 3         |
| 251 | Macro-Model for Post-Breakdown 90NM and 130NM Transistors and its Applications in Predicting Chip-Level Function Failure after ESD-CDM Events. , 2007, , .                              |     | 3         |
| 252 | Built-In Soft Error Resilience for Robust System Design. , 2007, , .                                                                                                                    |     | 53        |

| #   | Article                                                                                                                                                                                                                        | IF  | CITATIONS |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 253 | Circuit Failure Prediction Enables Robust System Design Resilient to Aging and Wearout. , 2007, , .                                                                                                                            |     | 3         |
| 254 | Circuit failure prediction to overcome scaled CMOS reliability challenges. , 2007, , .                                                                                                                                         |     | 2         |
| 255 | Carbon Nanotube Transistor Circuits: Circuit-Level Performance Benchmarking and Design Options<br>for Living with Imperfections. Digest of Technical Papers - IEEE International Solid-State Circuits<br>Conference, 2007, , . | 0.0 | 91        |
| 256 | Sequential Element Design With Built-In Soft Error Resilience. IEEE Transactions on Very Large Scale<br>Integration (VLSI) Systems, 2006, 14, 1368-1378.                                                                       | 2.1 | 177       |
| 257 | Signature Analyzer Design for Yield Learning Support. IEEE International Test Conference (TC), 2006, , .                                                                                                                       | 0.0 | Ο         |
| 258 | Soft Error Resilient System Design through Error Correction. , 2006, , .                                                                                                                                                       |     | 40        |
| 259 | Test Compression for FPGAs. , 2006, , .                                                                                                                                                                                        |     | 2         |
| 260 | How To Safeguard Your Sensitive Data. Proceedings of the IEEE Symposium on Reliable Distributed Systems, 2006, , .                                                                                                             | 0.0 | 4         |
| 261 | Radiation-Induced Soft Error Rates of Advanced CMOS Bulk Devices. , 2006, , .                                                                                                                                                  |     | 149       |
| 262 | XPAND: an efficient test stimulus compression technique. IEEE Transactions on Computers, 2006, 55, 163-173.                                                                                                                    | 2.4 | 85        |
| 263 | Combinational Logic Soft Error Correction. , 2006, , .                                                                                                                                                                         |     | 97        |
| 264 | Designing Circuits with Carbon Nanotubes Open Questions and Some Possible Directions. , 2006, , .                                                                                                                              |     | 0         |
| 265 | Robust system design with built-in soft-error resilience. Computer, 2005, 38, 43-52.                                                                                                                                           | 1.2 | 450       |
| 266 | Logic soft errors in sub-65nm technologies design and CAD challenges. , 2005, , .                                                                                                                                              |     | 48        |
| 267 | X-Tolerant Test Response Compaction. IEEE Design and Test of Computers, 2005, 22, 566-574.                                                                                                                                     | 1.4 | 33        |
| 268 | Recent Advances and New Avenues in Hardware-Level Reliability Support. IEEE Micro, 2005, 25, 18-29.                                                                                                                            | 1.8 | 62        |
| 269 | Optimized reseeding by seed ordering and encoding. IEEE Transactions on Computer-Aided Design of<br>Integrated Circuits and Systems, 2005, 24, 264-270.                                                                        | 1.9 | 17        |
| 270 | Application-independent testing of FPGA interconnects. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2005, 24, 1774-1783.                                                                     | 1.9 | 30        |

| #   | Article                                                                                                                                                                                    | IF  | CITATIONS |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 271 | Reconfigurable architecture for autonomous self-repair. IEEE Design and Test of Computers, 2004, 21, 228-240.                                                                              | 1.4 | 90        |
| 272 | Efficient design diversity estimation for combinational circuits. IEEE Transactions on Computers, 2004, 53, 1483-1492.                                                                     | 2.4 | 12        |
| 273 | Techniques and Algorithms for Fault Grading of FPGA Interconnect Test Configurations. IEEE<br>Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2004, 23, 261-272. | 1.9 | 18        |
| 274 | X-Compact: An Efficient Response Compaction Technique. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2004, 23, 421-432.                                   | 1.9 | 192       |
| 275 | Test data compression. IEEE Design and Test of Computers, 2003, 20, 76-87.                                                                                                                 | 1.4 | 46        |
| 276 | Delay defect characteristics and testing strategies. IEEE Design and Test of Computers, 2003, 20, 8-16.                                                                                    | 1.4 | 88        |
| 277 | ED/sup 4/I: error detection by diverse data and duplicated instructions. IEEE Transactions on Computers, 2002, 51, 180-199.                                                                | 2.4 | 216       |
| 278 | A design diversity metric and analysis of redundant systems. IEEE Transactions on Computers, 2002, 51, 498-510.                                                                            | 2.4 | 56        |
| 279 | Common-mode failures in redundant VLSI systems: a survey. IEEE Transactions on Reliability, 2000, 49, 285-295.                                                                             | 3.5 | 80        |
| 280 | Dependable computing and online testing in adaptive and configurable systems. IEEE Design and Test of Computers, 2000, 17, 29-41.                                                          | 1.4 | 52        |
| 281 | Efficient multiplexer synthesis techniques. IEEE Design and Test of Computers, 2000, 17, 90-97.                                                                                            | 1.4 | 14        |
| 282 | An output encoding problem and a solution technique. IEEE Transactions on Computer-Aided Design of<br>Integrated Circuits and Systems, 1999, 18, 761-768.                                  | 1.9 | 6         |
| 283 | Scan synthesis for one-hot signals. , 0, , .                                                                                                                                               |     | 8         |
| 284 | A design diversity metric and reliability analysis for redundant systems. , 0, , .                                                                                                         |     | 36        |
| 285 | Fault escapes in duplex systems. , 0, , .                                                                                                                                                  |     | 10        |
| 286 | Which concurrent error detection scheme to choose ?. , 0, , .                                                                                                                              |     | 197       |
| 287 | Combinational logic synthesis for diversity in duplex systems. , 0, , .                                                                                                                    |     | 15        |
| 288 | Diversity techniques for concurrent error detection. , 0, , .                                                                                                                              |     | 8         |

| #   | Article                                                                                        | IF | CITATIONS |
|-----|------------------------------------------------------------------------------------------------|----|-----------|
| 289 | Fast run-time fault location in dependable FPGA-based applications. , 0, , .                   |    | 5         |
| 290 | Packet-based input test data compression techniques. , 0, , .                                  |    | 56        |
| 291 | Test vector compression using EDA-ATE synergies. , 0, , .                                      |    | 34        |
| 292 | Fault grading FPGA interconnect test configurations. , 0, , .                                  |    | 35        |
| 293 | Efficient seed utilization for reseeding based compression [logic testing]. , 0, , .           |    | 47        |
| 294 | XMAX: X-tolerant architecture for MAXimal test compression. , 0, , .                           |    | 27        |
| 295 | Logic soft errors a major barrier to robust platform design. , 0, , .                          |    | 35        |
| 296 | Designing Circuits with Carbon Nanotubes Open Questions and Some Possible Directions. , 0, , . |    | 0         |