## Vikas Rana

## List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/4597623/publications.pdf

Version: 2024-02-01

1937685 1872680 22 63 4 6 citations h-index g-index papers 55 22 22 22 all docs docs citations times ranked citing authors

| #  | Article                                                                                                                                                                                             | IF  | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | A 32-KB ePCM for Real-Time Data Processing in Automotive and Smart Power Applications. IEEE Journal of Solid-State Circuits, 2018, 53, 2114-2125.                                                   | 5.4 | 15        |
| 2  | Stress Relaxed Multiple Output High-Voltage Level Shifter. IEEE Transactions on Circuits and Systems II: Express Briefs, 2018, 65, 176-180.                                                         | 3.0 | 12        |
| 3  | A 32KB 18ns random access time embedded PCM with enhanced program throughput for automotive and smart power applications. , 2017, , .                                                               |     | 6         |
| 4  | 2-Mb Embedded Phase Change Memory With 16-ns Read Access Time and 5-Mb/s Write Throughput in 90-nm BCD Technology for Automotive Applications. , 2019, , .                                          |     | 6         |
| 5  | Row decoder for embedded Phase Change Memory using low voltage transistors. Microelectronics Journal, 2018, 81, 117-122.                                                                            | 2.0 | 5         |
| 6  | 2-Mb Embedded Phase Change Memory With 16-ns Read Access Time and 5-Mb/s Write Throughput in 90-nm BCD Technology for Automotive Applications. IEEE Solid-State Circuits Letters, 2019, 2, 135-138. | 2.0 | 5         |
| 7  | Single charge-pump generating high positive and negative voltages driving common load. , 2017, , .                                                                                                  |     | 3         |
| 8  | Switched Capacitor based High Positive and Negative Voltage Charge-pump using Sample and Hold technique. , $2018,  \ldots$                                                                          |     | 3         |
| 9  | CMOS Oscillator Having Stable Frequency with Process, Temperature and Voltage Variation. , 2018, , .                                                                                                |     | 2         |
| 10 | A novel DC-DC switched capacitor based voltage multiplier. Analog Integrated Circuits and Signal Processing, 2022, 112, 19-28.                                                                      | 1.4 | 2         |
| 11 | -1.1V to +1.1V 3:1 Power Switch Architecture for Controlling Body Bias of SRAM Array in 28nm UTBB CMOS FDSOI. , 2016, , .                                                                           |     | 1         |
| 12 | Switched Capacitor based Area Efficient Positive and Negative Voltage Multiplier. , 2018, , .                                                                                                       |     | 1         |
| 13 | Power Efficient Sense Amplifier For Emerging Non Volatile Memories. , 2020, , .                                                                                                                     |     | 1         |
| 14 | A $1\hat{A}MHz$ PVT compensated RC oscillator with $\frac{8 ppm}{\cos 417-428}$ . Analog Integrated Circuits and Signal Processing, 2020, 105, 417-428.                                             | 1.4 | 1         |
| 15 | Area Efficient NMOS Based Positive and Negative Voltage Multiplier. , 2018, , .                                                                                                                     |     | O         |
| 16 | Current DAC Based -40dB PSRR Configurable Output LDO in BCD Technology. , 2019, , .                                                                                                                 |     | 0         |
| 17 | Adaptive Forward Body Bias Voltage Generator. , 2021, , .                                                                                                                                           |     | O         |
| 18 | Negative Voltage Generator and Current DAC Based Regulator For Flash Memory. , 2021, , .                                                                                                            |     | 0         |

| #  | Article                                                                                                                                                                                        | IF  | CITATIONS |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 19 | A 100MHz, 5.6pJ EPT, 1V to 15V full swing level shifter using low voltage transistors. Analog Integrated Circuits and Signal Processing, 0, , 1.                                               | 1.4 | 0         |
| 20 | A 10ÂMHz, 42Âppm/ \$\$ ^{ circ } {ext{C}} \$\$, 69ÂμW PVT Compensated Latch Based Oscillator in BCD9S Technology for PCM. Communications in Computer and Information Science, 2017, , 631-645. | 0.5 | 0         |
| 21 | A 10ÂMHz, 73Âppm/°C, 84ÂÂμW PVT Compensated Ring Oscillator. Communications in Computer and<br>Information Science, 2017, , 144-152.                                                           | 0.5 | 0         |
| 22 | A 800MHz, 0.21pJ, 1.2V to 6V Level Shifter Using Thin Gate Oxide Devices in 65nm LSTP., 2020, , .                                                                                              |     | 0         |