## MarÃ-a Teresa Serrano Gotarredona

List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/341793/publications.pdf

Version: 2024-02-01

92 papers

4,948 citations

28 h-index 63 g-index

94 all docs

94 docs citations 94 times ranked 3626 citing authors

| #  | Article                                                                                                                                                                                                                                          | IF   | Citations |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 1  | Neuromorphic Silicon Neuron Circuits. Frontiers in Neuroscience, 2011, 5, 73.                                                                                                                                                                    | 2.8  | 1,004     |
| 2  | On Spike-Timing-Dependent-Plasticity, Memristive Devices, and Building a Self-Learning Visual Cortex. Frontiers in Neuroscience, 2011, 5, 26.                                                                                                    | 2.8  | 364       |
| 3  | CAVIAR: A 45k Neuron, 5M Synapse, 12G Connects/s AER Hardware Sensory–Processing–<br>Learning–Actuating System for High-Speed Visual Object Recognition and Tracking. IEEE Transactions<br>on Neural Networks, 2009, 20, 1417-1438.              | 4.2  | 285       |
| 4  | Retinomorphic Event-Based Vision Sensors: Bioinspired Cameras With Spiking Output. Proceedings of the IEEE, 2014, 102, 1470-1484.                                                                                                                | 21.3 | 270       |
| 5  | A 128\$,imes\$128 1.5% Contrast Sensitivity 0.9% FPN 3 µs Latency 4 mW Asynchronous Frame-Free<br>Dynamic Vision Sensor Using Transimpedance Preamplifiers. IEEE Journal of Solid-State Circuits, 2013,<br>48, 827-838.                          | 5.4  | 268       |
| 6  | Mapping from Frame-Driven to Frame-Free Event-Driven Vision Systems by Low-Rate Rate Coding and Coincidence Processing-Application to Feedforward ConvNets. IEEE Transactions on Pattern Analysis and Machine Intelligence, 2013, 35, 2706-2719. | 13.9 | 230       |
| 7  | A 3.6 \$mu\$s Latency Asynchronous Frame-Free Event-Driven Dynamic-Vision-Sensor. IEEE Journal of Solid-State Circuits, 2011, 46, 1443-1455.                                                                                                     | 5.4  | 196       |
| 8  | Plasticity in memristive devices for spiking neural networks. Frontiers in Neuroscience, 2015, 9, 51.                                                                                                                                            | 2.8  | 188       |
| 9  | A Memristive Nanoparticle/Organic Hybrid Synapstor for Neuroinspired Computing. Advanced Functional Materials, 2012, 22, 609-616.                                                                                                                | 14.9 | 163       |
| 10 | On the design and characterization of femtoampere current-mode circuits. IEEE Journal of Solid-State Circuits, 2003, 38, 1353-1363.                                                                                                              | 5.4  | 161       |
| 11 | Memristance can explain Spike-Time-Dependent-Plasticity in Neural Synapses. Nature Precedings, 0, , .                                                                                                                                            | 0.1  | 128       |
| 12 | An Event-Driven Multi-Kernel Convolution Processor Module for Event-Driven Vision Sensors. IEEE Journal of Solid-State Circuits, 2012, 47, 504-517.                                                                                              | 5.4  | 92        |
| 13 | A Spatial Contrast Retina With On-Chip Calibration for Neuromorphic Spike-Based AER Vision Systems. IEEE Transactions on Circuits and Systems Part 1: Regular Papers, 2007, 54, 1444-1458.                                                       | 0.1  | 90        |
| 14 | A Neuromorphic Cortical-Layer Microchip for Spike-Based Event Processing Vision Systems. IEEE Transactions on Circuits and Systems Part 1: Regular Papers, 2006, 53, 2548-2566.                                                                  | 0.1  | 88        |
| 15 | Poker-DVS and MNIST-DVS. Their History, How They Were Made, and Other Details. Frontiers in Neuroscience, 2015, 9, 481.                                                                                                                          | 2.8  | 88        |
| 16 | Multicasting Mesh AER: A Scalable Assembly Approach for Reconfigurable Neuromorphic Structured AER Systems. Application to ConvNets. IEEE Transactions on Biomedical Circuits and Systems, 2013, 7, 82-102.                                      | 4.0  | 83        |
| 17 | An Event-Driven Classifier for Spiking Neural Networks Fed with Synthetic or Dynamic Vision Sensor Data. Frontiers in Neuroscience, 2017, 11, 350.                                                                                               | 2.8  | 78        |
| 18 | Neuromorphic Spiking Neural Networks and Their Memristor-CMOS Hardware Implementations. Materials, 2019, 12, 2745.                                                                                                                               | 2.9  | 71        |

| #  | Article                                                                                                                                                                                                                                                           | IF   | CITATIONS |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 19 | On Real-Time AER 2-D Convolutions Hardware for Neuromorphic Spike-Based Cortical Processing. IEEE Transactions on Neural Networks, 2008, 19, 1196-1219.                                                                                                           | 4.2  | 65        |
| 20 | A Proposal for Hybrid Memristor-CMOS Spiking Neuromorphic Learning Systems. IEEE Circuits and Systems Magazine, 2013, 13, 74-88.                                                                                                                                  | 2.3  | 56        |
| 21 | Comparison between Frame-Constrained Fix-Pixel-Value and Frame-Free Spiking-Dynamic-Pixel ConvNets for Visual Processing. Frontiers in Neuroscience, 2012, 6, 32.                                                                                                 | 2.8  | 54        |
| 22 | On Practical Issues for Stochastic STDP Hardware With 1-bit Synaptic Weights. Frontiers in Neuroscience, 2018, 12, 665.                                                                                                                                           | 2.8  | 49        |
| 23 | A 32\$,imes,\$32 Pixel Convolution Processor Chip for Address Event Vision Sensors With 155 ns Event Latency and 20 Meps Throughput. IEEE Transactions on Circuits and Systems I: Regular Papers, 2011, 58, 777-790.                                              | 5.4  | 47        |
| 24 | Compact low-power calibration mini-DACs for neural arrays with programmable weights. IEEE Transactions on Neural Networks, 2003, 14, 1207-1216.                                                                                                                   | 4.2  | 44        |
| 25 | Systematic Width-and-Length Dependent CMOS Transistor Mismatch Characterization and Simulation. Analog Integrated Circuits and Signal Processing, 1999, 21, 271-296.                                                                                              | 1.4  | 42        |
| 26 | Log-domain implementation of complex dynamics reaction-diffusion neural networks. IEEE Transactions on Neural Networks, 2003, 14, 1337-1355.                                                                                                                      | 4.2  | 40        |
| 27 | A Five-Decade Dynamic-Range Ambient-Light-Independent Calibrated Signed-Spatial-Contrast AER Retina With 0.1-ms Latency and Optional Time-to-First-Spike Mode. IEEE Transactions on Circuits and Systems I: Regular Papers, 2010, 57, 2632-2643.                  | 5.4  | 34        |
| 28 | Event-Driven Stereo Visual Tracking Algorithm to Solve Object Occlusion. IEEE Transactions on Neural Networks and Learning Systems, 2018, 29, 4223-4237.                                                                                                          | 11.3 | 34        |
| 29 | Fast Vision Through Frameless Event-Based Sensing and Convolutional Processing: Application to Texture Recognition. IEEE Transactions on Neural Networks, 2010, 21, 609-620.                                                                                      | 4.2  | 32        |
| 30 | Current Mode Techniques for Sub-pico-Ampere Circuit Design. Analog Integrated Circuits and Signal Processing, 2004, 38, 103-119.                                                                                                                                  | 1.4  | 30        |
| 31 | On Multiple AER Handshaking Channels Over High-Speed Bit-Serial Bidirectional LVDS Links With Flow-Control and Clock-Correction on Commercial FPGAs for Scalable Neuromorphic Systems. IEEE Transactions on Biomedical Circuits and Systems, 2017, 11, 1133-1147. | 4.0  | 30        |
| 32 | Benchmarking Spike-Based Visual Recognition: A Dataset and Evaluation. Frontiers in Neuroscience, 2016, 10, 496.                                                                                                                                                  | 2.8  | 27        |
| 33 | A Modified ART 1 Algorithm more Suitable for VLSI Implementations. Neural Networks, 1996, 9, 1025-1043.                                                                                                                                                           | 5.9  | 26        |
| 34 | On the use of orientation filters for 3D reconstruction in event-driven stereo vision. Frontiers in Neuroscience, 2014, 8, 48.                                                                                                                                    | 2.8  | 25        |
| 35 | A new five-parameter MOS transistor mismatch model. IEEE Electron Device Letters, 2000, 21, 37-39.                                                                                                                                                                | 3.9  | 24        |
| 36 | A real-time clustering microchip neural engine. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1996, 4, 195-209.                                                                                                                               | 3.1  | 23        |

| #  | Article                                                                                                                                                                                                                                                                                              | lF           | Citations |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------|
| 37 | A Configurable Event-Driven Convolutional Node with Rate Saturation Mechanism for Modular ConvNet Systems Implementation. Frontiers in Neuroscience, 2018, 12, 63.                                                                                                                                   | 2.8          | 23        |
| 38 | The Stochastic I-Pot: A Circuit Block for Programming Bias Currents. IEEE Transactions on Circuits and Systems II: Express Briefs, 2007, 54, 760-764.                                                                                                                                                | 3.0          | 20        |
| 39 | Hardware Implementation of Differential Oscillatory Neural Networks Using VO 2-Based Oscillators and Memristor-Bridge Circuits. Frontiers in Neuroscience, 2021, 15, 674567.                                                                                                                         | 2.8          | 20        |
| 40 | A Digital Neuromorphic Realization of the 2-D Wilson Neuron Model. IEEE Transactions on Circuits and Systems II: Express Briefs, 2019, 66, 136-140.                                                                                                                                                  | 3.0          | 18        |
| 41 | An ART1 microchip and its use in multi-ART1 systems. IEEE Transactions on Neural Networks, 1997, 8, 1184-1194.                                                                                                                                                                                       | 4.2          | 17        |
| 42 | An Instant-Startup Jitter-Tolerant Manchester-Encoding Serializer/Deserializer Scheme for Event-Driven Bit-Serial LVDS Interchip AER Links. IEEE Transactions on Circuits and Systems I: Regular Papers, 2011, 58, 2647-2660.                                                                        | 5 <b>.</b> 4 | 17        |
| 43 | A Real-Time, Event-Driven Neuromorphic System for Goal-Directed Attentional Selection. Lecture<br>Notes in Computer Science, 2012, , 226-233.                                                                                                                                                        | 1.3          | 17        |
| 44 | Conversion of Synchronous Artificial Neural Network to Asynchronous Spiking Neural Network using sigma-delta quantization. , $2019, \ldots$                                                                                                                                                          |              | 17        |
| 45 | 7-decade tuning range CMOS OTA-C sinusoidal VCO. Electronics Letters, 1998, 34, 1621.                                                                                                                                                                                                                | 1.0          | 16        |
| 46 | A Calibration Technique for Very Low Current and Compact Tunable Neuromorphic Cells: Application to 5-bit 20-nA DACs. IEEE Transactions on Circuits and Systems II: Express Briefs, 2008, 55, 522-526.                                                                                               | 3.0          | 16        |
| 47 | Active Perception With Dynamic Vision Sensors. Minimum Saccades With Optimum Recognition. IEEE Transactions on Biomedical Circuits and Systems, 2018, 12, 927-939.                                                                                                                                   | 4.0          | 16        |
| 48 | Asynchronous Spiking Neurons, the Natural Key to Exploit Temporal Sparsity. IEEE Journal on Emerging and Selected Topics in Circuits and Systems, 2019, 9, 668-678.                                                                                                                                  | 3.6          | 15        |
| 49 | Current-mode fully-programmable piece-wise-linear block for neuro-fuzzy applications. Electronics Letters, 2002, 38, 1165.                                                                                                                                                                           | 1.0          | 14        |
| 50 | A <formula formulatype="inline"><tex notation="TeX">\${0.35}~mu{m m}\$</tex></formula> Sub-ns Wake-up Time ON-OFF Switchable LVDS Driver-Receiver Chip I/O Pad Pair for Rate-Dependent Power Saving in AER Bit-Serial Links. IEEE Transactions on Biomedical Circuits and Systems, 2012, 6, 486-497. | 4.0          | 14        |
| 51 | Spike-Based Convolutional Network for Real-Time Processing. , 2010, , .                                                                                                                                                                                                                              |              | 13        |
| 52 | Introduction and Analysis of an Event-Based Sign Language Dataset. , 2020, , .                                                                                                                                                                                                                       |              | 12        |
| 53 | Hybrid Neural Network, An Efficient Low-Power Digital Hardware Implementation of Event-based Artificial Neural Network. , 2018, , .                                                                                                                                                                  |              | 11        |
| 54 | Neuromorphic Low-Power Inference on Memristive Crossbars With On-Chip Offset Calibration. IEEE Access, 2021, 9, 38043-38061.                                                                                                                                                                         | 4.2          | 11        |

| #  | Article                                                                                                                                                                                                                                               | IF  | Citations |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 55 | Fully digital AER convolution chip for vision processing. , 2008, , .                                                                                                                                                                                 |     | 9         |
| 56 | Fast Predictive Handshaking in Synchronous FPGAs for Fully Asynchronous Multisymbol Chip Links: Application to SpiNNaker 2-of-7 Links. IEEE Transactions on Circuits and Systems II: Express Briefs, 2016, 63, 763-767.                               | 3.0 | 9         |
| 57 | A Spiking Neural Network Model of the Lateral Geniculate Nucleus on the SpiNNaker Machine. Frontiers in Neuroscience, 2017, 11, 454.                                                                                                                  | 2.8 | 9         |
| 58 | Adaptive resonance theory microchips. Lecture Notes in Computer Science, 1999, , 737-746.                                                                                                                                                             | 1.3 | 8         |
| 59 | An Accurate Automatic Quality-Factor Tuning Scheme for Second-Order <emphasis emphasistype="italic">LC</emphasis> Filters. IEEE Transactions on Circuits and Systems Part 1: Regular Papers, 2007, 54, 745-756.                                       | 0.1 | 7         |
| 60 | A Low-Power Current Mode Fuzzy-ART Cell. IEEE Transactions on Neural Networks, 2006, 17, 1666-1673.                                                                                                                                                   | 4.2 | 6         |
| 61 | LVDS interface for AER links with burst mode operation capability. , 2008, , .                                                                                                                                                                        |     | 6         |
| 62 | Enhanced Linearity in FD-SOI CMOS Body-Input Analog Circuits – Application to Voltage-Controlled Ring Oscillators and Frequency-Based ΣΔ ADCs. IEEE Transactions on Circuits and Systems I: Regular Papers, 2020, 67, 3297-3308.                      | 5.4 | 6         |
| 63 | A CMOS–memristor hybrid system for implementing stochastic binary spike timing-dependent<br>plasticity. Philosophical Transactions Series A, Mathematical, Physical, and Engineering Sciences, 2022,<br>380, .                                        | 3.4 | 6         |
| 64 | Spike-based VITE control with dynamic vision sensor applied to an arm robot. , 2014, , .                                                                                                                                                              |     | 5         |
| 65 | Low-power hardware implementation of SNN with decision block for recognition tasks. , 2019, , .                                                                                                                                                       |     | 5         |
| 66 | SL-Animals-DVS: event-driven sign language animals dataset. Pattern Analysis and Applications, $0,$ , $1.$                                                                                                                                            | 4.6 | 5         |
| 67 | A Programmable VLSI Filter Architecture for Application in Real-Time Vision Processing Systems.<br>International Journal of Neural Systems, 2000, 10, 179-190.                                                                                        | 5.2 | 4         |
| 68 | Event generators for address event representation transmitters. , 2005, 5839, 148.                                                                                                                                                                    |     | 4         |
| 69 | Voltage mode driver for low power transmission of high speed serial AER Links. , 2011, , .                                                                                                                                                            |     | 4         |
| 70 | Advanced Vision Processing Systems: Spike-Based Simulation and Processing. Lecture Notes in Computer Science, 2009, , 640-651.                                                                                                                        | 1.3 | 4         |
| 71 | A weak-to-strong inversion mismatch model for analog circuit design. Analog Integrated Circuits and Signal Processing, 2009, 59, 325-340.                                                                                                             | 1.4 | 3         |
| 72 | A 1.5 ns OFF/ON Switching-Time Voltage-Mode LVDS Driver/Receiver Pair for Asynchronous AER Bit-Serial Chip Grid Links With Up to 40 Times Event-Rate Dependent Power Savings. IEEE Transactions on Biomedical Circuits and Systems, 2013, 7, 722-731. | 4.0 | 3         |

| #  | Article                                                                                                                                                                                                                                                                                                                                                                                    | IF                | CITATIONS          |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|
| 73 | Bipolar/CMOS current-source flip-flop for application in neuro-fuzzy systems. Electronics Letters, 1999, 35, 1326.                                                                                                                                                                                                                                                                         | 1.0               | 2                  |
| 74 | A digital pixel cell for address event representation image convolution processing. , 2005, , .                                                                                                                                                                                                                                                                                            |                   | 2                  |
| 75 | OTA-C oscillator with low frequency variations for on-chip clock generation in serial LVDS-AER links.<br>, 2009, , .                                                                                                                                                                                                                                                                       |                   | 2                  |
| 76 | Scene Context Classification with Event-Driven Spiking Deep Neural Networks. , 2018, , .                                                                                                                                                                                                                                                                                                   |                   | 2                  |
| 77 | Performance Comparison of Time-Step-Driven versus Event-Driven Neural State Update Approaches in SpiNNaker. , 2018, , .                                                                                                                                                                                                                                                                    |                   | 2                  |
| 78 | Implementation of a tunable spiking neuron for STDP with memristors in FDSOI 28nm., 2020,,.                                                                                                                                                                                                                                                                                                |                   | 2                  |
| 79 | Spike-Timing-Dependent-Plasticity withÂMemristors. , 2019, , 429-467.                                                                                                                                                                                                                                                                                                                      |                   | 2                  |
| 80 | Spike-Timing-Dependent-Plasticity in Hybrid Memristive-CMOS Spiking Neuromorphic Systems. , 2014, , 353-377.                                                                                                                                                                                                                                                                               |                   | 1                  |
| 81 | Spiking Hough for Shape Recognition. Lecture Notes in Computer Science, 2018, , 425-432.                                                                                                                                                                                                                                                                                                   | 1.3               | 1                  |
| 82 | Experimental Body-Input Three-Stage DC Offset Calibration Scheme for Memristive Crossbar. , 2020, , .                                                                                                                                                                                                                                                                                      |                   | 1                  |
| 83 | Introduction to the Special Issue on the 2nd IEEE International Conference on Artificial Intelligence Circuits and Systems (AICAS 2020). IEEE Journal on Emerging and Selected Topics in Circuits and Systems, 2020, 10, 403-405.                                                                                                                                                          | 3.6               | 1                  |
| 84 | Foveal-pit inspired filtering of DVS spike response., 2021,,.                                                                                                                                                                                                                                                                                                                              |                   | 1                  |
| 85 | is supported by the Science and Engineering Research Board of India (SERB) Core Research Grant CRG/2019/003534, BITS Pilani Institutional Research Grants GOA/ACG/2019-20/Oct/02 and BPGC/RIG/2018-19. TSG is supported by EU grant PCl2019-111826-2 "APROVIS3Dâ€, by Spanish grant from Ministry of Science and Innovation PID2019-105556GB-C31 "NANOMIND―(with support from the) Ti ETOc | the<br>a1 1 0.784 | 1<br>4314 rgBT /0v |
| 86 | A Reduced-Scale Cortical Network with Izhikevich's Neurons on SpiNNaker., 2021, , .                                                                                                                                                                                                                                                                                                        |                   | 1                  |
| 87 | Auxiliary Pulse-Extender and Current-Attenuator Circuits for Flexible Interaction with Memristive Crossbars in SNNs., 2020,,.                                                                                                                                                                                                                                                              |                   | 1                  |
| 88 | Precise 90° quadrature current-controlled oscillator tunable between 50–130 MHz. Electronics Letters, 2003, 39, 823.                                                                                                                                                                                                                                                                       | 1.0               | 0                  |
| 89 | A calibration scheme for subthreshold current mode circuits. , 2005, , .                                                                                                                                                                                                                                                                                                                   |                   | 0                  |
| 90 | Compact calibration circuit for large neuromorphic arrays. , 2008, , .                                                                                                                                                                                                                                                                                                                     |                   | 0                  |

| #  | Article                                                                                                    | IF | CITATIONS |
|----|------------------------------------------------------------------------------------------------------------|----|-----------|
| 91 | A Current-Attenuator for Performing Read Operation in Memristor-Based Spiking Neural Networks. , 2020, , . |    | O         |
| 92 | Neuromorphic Sensors, Vision., 2022,, 2340-2344.                                                           |    | 0         |