## Yash Agrawal

List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/2268383/publications.pdf

Version: 2024-02-01

1163117 940533 23 280 8 16 citations h-index g-index papers 23 23 23 112 docs citations times ranked citing authors all docs

| #  | Article                                                                                                                                                                                                            | IF  | CITATIONS |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | Comprehensive Model for High-Speed Current-Mode Signaling in Next Generation MWCNT Bundle Interconnect Using FDTD Technique. IEEE Nanotechnology Magazine, 2016, 15, 590-598.                                      | 2.0 | 37        |
| 2  | A Novel Unified Model for Copper and MLGNR Interconnects Using Voltage- and Current-Mode Signaling Schemes. IEEE Transactions on Electromagnetic Compatibility, 2017, 59, 217-227.                                 | 2.2 | 37        |
| 3  | An Efficient Crosstalk Model For Coupled Multiwalled Carbon Nanotube Interconnects. IEEE<br>Transactions on Electromagnetic Compatibility, 2018, 60, 487-496.                                                      | 2.2 | 28        |
| 4  | Carbon Nanotube Interconnects â° A Promising Solution for VLSI Circuits. IETE Journal of Education Online, 2016, 57, 46-64.                                                                                        | 0.6 | 27        |
| 5  | Modelling and performance analysis of dielectric inserted side contact multilayer graphene nanoribbon interconnects. IET Circuits, Devices and Systems, 2017, 11, 232-240.                                         | 1.4 | 23        |
| 6  | Crosstalk Analysis of Current-Mode Signalling-Coupled <i>RLC</i> Interconnects Using FDTD Technique. IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 2016, 33, 148-159. | 3.2 | 21        |
| 7  | Structure Fortification of Mixed CNT Bundle Interconnects for Nano Integrated Circuits Using Constraint-Based Particle Swarm Optimization. IEEE Nanotechnology Magazine, 2021, 20, 194-204.                        | 2.0 | 17        |
| 8  | Single-electron transistor: review in perspective of theory, modelling, design and fabrication. Microsystem Technologies, 2021, 27, 1863-1875.                                                                     | 2.0 | 14        |
| 9  | Variability Analysis of Stochastic Parameters on the Electrical Performance of On-Chip Current-Mode Interconnect System. IETE Journal of Research, 2017, 63, 268-280.                                              | 2.6 | 9         |
| 10 | Novel Subthreshold Modelling of Advanced On-Chip Graphene Interconnect Using Numerical Method Analysis. IETE Journal of Research, 2021, 67, 98-107.                                                                | 2.6 | 9         |
| 11 | A Unified Delay, Power and Crosstalk Model for Current Mode Signaling Multiwall Carbon Nanotube Interconnects. Circuits, Systems, and Signal Processing, 2018, 37, 1359-1382.                                      | 2.0 | 8         |
| 12 | An efficient and novel FDTD method based performance investigation in high-speed current-mode signaling SWCNT bundle interconnect. Sadhana - Academy Proceedings in Engineering Sciences, 2018, 43, 1.             | 1.3 | 8         |
| 13 | A Literature Review on Next Generation Graphene Interconnects. Journal of Circuits, Systems and Computers, 2019, 28, 1930008.                                                                                      | 1.5 | 7         |
| 14 | High-performance Current Mode Receiver Design for On-chip VLSI Interconnects. Advances in Intelligent Systems and Computing, 2015, , 527-536.                                                                      | 0.6 | 7         |
| 15 | Energy optimization in Zigbee using prediction based shortest path routing algorithm. , 2012, , .                                                                                                                  |     | 5         |
| 16 | Timing and Stability Analysis of Carbon Nanotube Interconnects. , 2015, , .                                                                                                                                        |     | 5         |
| 17 | A Vector File Generation Program for Simulating Single Electron Transistor based Computing System. , $2018,  ,  .$                                                                                                 |     | 4         |
| 18 | Design of prominent SETâ€based high performance computing system. IET Circuits, Devices and Systems, 2020, 14, 159-167.                                                                                            | 1.4 | 4         |

| #  | Article                                                                                                                                                    | IF  | CITATIONS |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 19 | A prominent unified crosstalk model for linear and sub-threshold regions in mixed CNT bundle interconnects. Microelectronics Journal, 2021, 118, 105294.   | 2.0 | 4         |
| 20 | Design and analysis of efficient multilevel receiver for current mode interconnect system. , 2014, , .                                                     |     | 3         |
| 21 | Performance Analysis of Multilayer Graphene Nano-Ribbon in Current-Mode Signaling Interconnect System., 2015,,.                                            |     | 1         |
| 22 | Prospective Incorporation of Booster in Carbon Interconnects for High-Speed Integrated Circuits. Lecture Notes in Electrical Engineering, 2021, , 273-288. | 0.4 | 1         |
| 23 | CNTFET Based Low Power Repeaters for On-Chip Interconnect System. , 2021, , .                                                                              |     | 1         |