## Sai-Weng Sin

List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/2082203/publications.pdf

Version: 2024-02-01

394421 276875 2,248 164 19 41 citations h-index g-index papers 167 167 167 1290 docs citations times ranked citing authors all docs

| #  | Article                                                                                                                                                                                                                  | IF  | CITATIONS |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | A 10-bit 100-MS/s Reference-Free SAR ADC in 90 nm CMOS. IEEE Journal of Solid-State Circuits, 2010, 45, 1111-1121.                                                                                                       | 5.4 | 571       |
| 2  | A Fully Integrated Digital LDO With Coarse–Fine-Tuning and Burst-Mode Operation. IEEE Transactions on Circuits and Systems II: Express Briefs, 2016, 63, 683-687.                                                        | 3.0 | 116       |
| 3  | A Wide Input Range Dual-Path CMOS Rectifier for RF Energy Harvesting. IEEE Transactions on Circuits and Systems II: Express Briefs, 2017, 64, 166-170.                                                                   | 3.0 | 111       |
| 4  | An 8-b 400-MS/s 2-b-Per-Cycle SAR ADC With Resistive DAC. IEEE Journal of Solid-State Circuits, 2012, 47, 2763-2772.                                                                                                     | 5.4 | 78        |
| 5  | Split-SAR ADCs: Improved Linearity With Power and Speed Optimization. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2014, 22, 372-383.                                                               | 3.1 | 53        |
| 6  | Limit Cycle Oscillation Reduction for Digital Low Dropout Regulators. IEEE Transactions on Circuits and Systems II: Express Briefs, 2016, 63, 903-907.                                                                   | 3.0 | 49        |
| 7  | A 550-\$mu\$ W 20-kHz BW 100.8-dB SNDR Linear- Exponential Multi-Bit Incremental \$SigmaDelta\$ ADC With 256 Clock Cycles in 65-nm CMOS. IEEE Journal of Solid-State Circuits, 2019, 54, 1161-1172.                      | 5.4 | 45        |
| 8  | A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR With Digital Background Timing Mismatch Calibration. IEEE Journal of Solid-State Circuits, 2020, 55, 693-705.                  | 5.4 | 41        |
| 9  | A reconfigurable low-noise dynamic comparator with offset calibration in 90nm CMOS., 2011,,.                                                                                                                             |     | 40        |
| 10 | A 4.2-mW 77.1-dB SNDR 5-MHz BW DT 2-1 MASH \$Delta Sigma \$ Modulator With Multirate Opamp Sharing. IEEE Transactions on Circuits and Systems I: Regular Papers, 2017, 64, 2641-2654.                                    | 5.4 | 39        |
| 11 | A 76.6-dB-SNDR 50-MHz-BW 29.2-mW Multi-Bit CT Sturdy MASH With DAC Non-Linearity Tolerance. IEEE Journal of Solid-State Circuits, 2020, 55, 344-355.                                                                     | 5.4 | 38        |
| 12 | 20.4 A 123-phase DC-DC converter-ring with fast-DVS for microprocessors. , 2015, , .                                                                                                                                     |     | 35        |
| 13 | A 2.3 mW 10-bit 170 MS/s Two-Step Binary-Search Assisted Time-Interleaved SAR ADC. IEEE Journal of Solid-State Circuits, 2013, 48, 1783-1794.                                                                            | 5.4 | 34        |
| 14 | A 6 b 5 GS/s 4 Interleaved 3 b/Cycle SAR ADC. IEEE Journal of Solid-State Circuits, 2016, 51, 365-377.                                                                                                                   | 5.4 | 32        |
| 15 | A 0.024mm <sup>2</sup> 8b 400MS/s SAR ADC with 2b/cycle and resistive DAC in 65nm CMOS. , 2011, , .                                                                                                                      |     | 31        |
| 16 | A 470-nA Quiescent Current and 92.7%/94.7% Efficiency DCT/PWM Control Buck Converter With Seamless Mode Selection for IoT Application. IEEE Transactions on Circuits and Systems I: Regular Papers, 2020, 67, 4085-4098. | 5.4 | 31        |
| 17 | Design and Experimental Verification of a Power Effective Flash-SAR Subranging ADC. IEEE<br>Transactions on Circuits and Systems II: Express Briefs, 2010, 57, 607-611.                                                  | 3.0 | 28        |
| 18 | A review and design of the on-chip rectifiers for RF energy harvesting. , 2015, , .                                                                                                                                      |     | 28        |

| #  | Article                                                                                                                                                                                      | IF           | CITATIONS |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------|
| 19 | A 50-fJ 10-b 160-MS/s Pipelined-SAR ADC Decoupled Flip-Around MDAC and Self-Embedded Offset Cancellation. IEEE Journal of Solid-State Circuits, 2012, 47, 2614-2626.                         | 5.4          | 27        |
| 20 | Statistical Spectra and Distortion Analysis of Time-Interleaved Sampling Bandwidth Mismatch. IEEE Transactions on Circuits and Systems II: Express Briefs, 2008, 55, 648-652.                | 3.0          | 24        |
| 21 | A 12b 180MS/s 0.068mm <sup>2</sup> With Full-Calibration-Integrated Pipelined-SAR ADC. IEEE Transactions on Circuits and Systems I: Regular Papers, 2017, 64, 1684-1695.                     | 5.4          | 24        |
| 22 | Thermal and Reference Noise Analysis of Time-Interleaving SAR and Partial-Interleaving Pipelined-SAR ADCs. IEEE Transactions on Circuits and Systems I: Regular Papers, 2015, 62, 2196-2206. | 5 <b>.</b> 4 | 21        |
| 23 | A 7.8-mW 5-b 5-GS/s Dual-Edges-Triggered Time-Based Flash ADC. IEEE Transactions on Circuits and Systems I: Regular Papers, 2017, 64, 1966-1976.                                             | 5.4          | 21        |
| 24 | A 34fJ 10b 500 MS/s partial-interleaving pipelined SAR ADC. , 2012, , .                                                                                                                      |              | 20        |
| 25 | Active–Passive \$Delta Sigma \$ Modulator for High-Resolution and Low-Power Applications. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2017, 25, 364-374.               | 3.1          | 20        |
| 26 | A 5-Bit 1.25-GS/s 4x-Capacitive-Folding Flash ADC in 65-nm CMOS. IEEE Journal of Solid-State Circuits, 2013, 48, 2154-2169.                                                                  | 5.4          | 18        |
| 27 | Exact Spectra Analysis of Sampled Signals With Jitter-Induced Nonuniformly Holding Effects. IEEE Transactions on Instrumentation and Measurement, 2004, 53, 1279-1288.                       | 4.7          | 17        |
| 28 | A Rapid Power-Switchable Track-and-Hold Amplifier in 90-nm CMOS. IEEE Transactions on Circuits and Systems II: Express Briefs, 2010, 57, 16-20.                                              | 3.0          | 17        |
| 29 | A 5 GS/s 29 mW Interleaved SAR ADC With 48.5 dB SNDR Using Digital-Mixing Background Timing-Skew Calibration for Direct Sampling Applications. IEEE Access, 2020, 8, 138944-138954.          | 4.2          | 17        |
| 30 | A 3.8mW 8b 1GS/s 2b/cycle interleaving SAR ADC with compact DAC structure. , 2012, , .                                                                                                       |              | 15        |
| 31 | Metastablility in SAR ADCs. IEEE Transactions on Circuits and Systems II: Express Briefs, 2017, 64, 111-115.                                                                                 | 3.0          | 15        |
| 32 | A 89fJ-FOM 6-bit 3.4GS/s flash ADC with 4x time-domain interpolation., 2015,,.                                                                                                               |              | 14        |
| 33 | Uniform Quantization Theory-Based Linearity Calibration for Split Capacitive DAC in an SAR ADC. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2016, 24, 2603-2607.       | 3.1          | 14        |
| 34 | A sub-1V 78-nA bandgap reference with curvature compensation. Microelectronics Journal, 2017, 63, 35-40.                                                                                     | 2.0          | 14        |
| 35 | A 29mW 5GS/s Time-interleaved SAR ADC achieving 48.5dB SNDR With Fully-Digital Timing-Skew Calibration Based on Digital-Mixing. , 2019, , .                                                  |              | 14        |
| 36 | A voltage-controlled capacitance offset calibration technique for high resolution dynamic comparator., 2009,,.                                                                               |              | 13        |

| #  | Article                                                                                                                                                                                                | IF  | CITATIONS |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 37 | A 4.8-bit ENOB 5-bit 500MS/s binary-search ADC with minimized number of comparators., 2011,,.                                                                                                          |     | 13        |
| 38 | Design of Fast Transient Response Voltage-Mode Buck Converter With Hybrid Feedforward and Feedback Technique. IEEE Journal of Emerging and Selected Topics in Power Electronics, 2021, 9, 780-790.     | 5.4 | 13        |
| 39 | A 35 fJ 10b 160 MS/s pipelined-SAR ADC with decoupled flip-around MDAC and self-embedded offset cancellation. , 2011, , .                                                                              |     | 12        |
| 40 | 26.5 A 5.5mW 6b 5GS/S 4& #x00D7; -Interleaved 3b/cycle SAR ADC in 65nm CMOS., 2015,,.                                                                                                                  |     | 12        |
| 41 | Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial \$V_{mathrm {cm}}\$ -Based Switching. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2017, 25, 1168-1172.         | 3.1 | 12        |
| 42 | Instantaneous power quality indices detection under frequency deviated environment. IET Science, Measurement and Technology, 2019, 13, 1111-1121.                                                      | 1.6 | 12        |
| 43 | An 11b 60MS/s 2.1mW two-step time-interleaved SAR-ADC with reused S&H., 2010, , .                                                                                                                      |     | 11        |
| 44 | Self-Reconfiguration Property of a Mixed Signal Controller for Improving Power Quality Compensation During Light Loading. IEEE Transactions on Power Electronics, 2015, 30, 5938-5951.                 | 7.9 | 11        |
| 45 | A 220-MHz Bondwire-Based Fully-Integrated KY Converter With Fast Transient Response Under DCM<br>Operation. IEEE Transactions on Circuits and Systems I: Regular Papers, 2018, , 1-12.                 | 5.4 | 11        |
| 46 | Design of KY Converter With Constant On-Time Control Under DCM Operation. IEEE Transactions on Circuits and Systems II: Express Briefs, 2019, 66, 1753-1757.                                           | 3.0 | 11        |
| 47 | Accuracy-Enhanced Variance-Based Time-Skew Calibration Using SAR as Window Detector. IEEE<br>Transactions on Very Large Scale Integration (VLSI) Systems, 2019, 27, 481-485.                           | 3.1 | 10        |
| 48 | Linearity Analysis on a Series-Split Capacitor Array for High-Speed SAR ADCs. VLSI Design, 2010, 2010, 1-8.                                                                                            | 0.5 | 9         |
| 49 | FPGA-based decoupled double synchronous reference frame PLL for active power filters. , 2011, , .                                                                                                      |     | 9         |
| 50 | DCM operation analysis of KY converter. Electronics Letters, 2015, 51, 2037-2039.                                                                                                                      | 1.0 | 9         |
| 51 | Resolutionâ€enhanced sturdy MASH delta–sigma modulator for wideband lowâ€voltage applications. Electronics Letters, 2015, 51, 1061-1063.                                                               | 1.0 | 9         |
| 52 | 20.5 A 76.6dB-SNDR 50MHz-BW 29.2mW Noise-Coupling-Assisted CT Sturdy MASH ΔΣ Modulator with 1.5b/4b Quantizers in 28nm CMOS. , 2019, , .                                                               |     | 9         |
| 53 | A Time-Interleaved 2 <sup>nd</sup> -Order ΔΣ Modulator Achieving 5-MHz Bandwidth and 86.1-dB SNDR Using Digital Feed-Forward Extrapolation. IEEE Journal of Solid-State Circuits, 2021, 56, 2375-2387. | 5.4 | 9         |
| 54 | A power-efficient 1.056 GS/s resolution-switchable 5-bit/6-bit flash ADC for UWB applications. , 0, , .                                                                                                |     | 8         |

| #  | Article                                                                                                                                                                             | IF  | Citations |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 55 | A power scalable 6-bit $1.2$ GS/s flash ADC with power on/off Track-and-Hold and preamplifier. , $2008$ , , .                                                                       |     | 8         |
| 56 | A 2.3mW 10-bit 170MS/s two-step binary-search assisted time-interleaved SAR ADC. , 2012, , .                                                                                        |     | 8         |
| 57 | A 22.4 & amp; $\#$ x03BC; $\mathbb W$ 80dB SNDR & amp; $\#$ x03A3; $\mathbb W$ amp; $\#$ x0394; modulator with passive analog adder and SAR quantizer for EMG application., 2012,,. |     | 8         |
| 58 | Polyphase Decomposition for Tunable Band-Pass Sigma-Delta A/D Converters. IEEE Journal on Emerging and Selected Topics in Circuits and Systems, 2015, 5, 537-547.                   | 3.6 | 8         |
| 59 | A power-efficient capacitor structure for high-speed charge recycling SAR ADCs. , 2008, , .                                                                                         |     | 7         |
| 60 | On-chip small capacitor mismatches measurement technique using beta-multiplier-biased ring oscillator. , 2009, , .                                                                  |     | 7         |
| 61 | A power effective 5-bit 600 MS/s binary-search ADC with simplified switching. , 2010, , .                                                                                           |     | 7         |
| 62 | A voltage feedback charge compensation technique for split DAC architecture in SAR ADCs., 2010,,.                                                                                   |     | 7         |
| 63 | A high DR multi-channel stage-shared hybrid front-end for integrated power electronics controller. , 2016, , .                                                                      |     | 7         |
| 64 | An 8-bit 0.7-GS/s single channel flash-SAR ADC in 65-nm CMOS technology. , 2016, , .                                                                                                |     | 7         |
| 65 | A SAR-ADC-Assisted DC-DC Buck Converter With Fast Transient Recovery. IEEE Transactions on Circuits and Systems II: Express Briefs, 2020, 67, 1669-1673.                            | 3.0 | 7         |
| 66 | Bird'sâ€eye view of analog and mixedâ€signal chips for the 21st century. International Journal of Circuit Theory and Applications, 2021, 49, 746-761.                               | 2.0 | 7         |
| 67 | Discrete-Time MASH Delta-Sigma Modulator with Second-Order Digital Noise Coupling for Wideband High-Resolution Applications. , 2021, , .                                            |     | 7         |
| 68 | A $1.2V86dBSNDR500kHzBWLinear-ExponentialMulti-BitIncrementalADCUsingPositiveFeedbackin65nmCMOS.$ , $2019,$ , .                                                                     |     | 7         |
| 69 | Wideband Continuous-Time MASH Delta-Sigma Modulators: A Tutorial Review. IEEE Transactions on Circuits and Systems II: Express Briefs, 2022, 69, 2623-2628.                         | 3.0 | 7         |
| 70 | Linearity analysis on a series-split capacitor array for high-speed SAR ADCs., 2008,,.                                                                                              |     | 6         |
| 71 | A threshold-embedded offset calibration technique for inverter-based flash ADCs. , 2010, , .                                                                                        |     | 6         |
| 72 | A 12-bit 110MS/s 4-stage single-opamp pipelined SAR ADC with ratio-based GEC technique. , 2012, , .                                                                                 |     | 6         |

| #  | Article                                                                                                                                                                                                                | IF  | Citations |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 73 | A high resolution multi-bit incremental converter insensitive to DAC mismatch error., 2016,,.                                                                                                                          |     | 6         |
| 74 | Review and Selection Strategy for High-Accuracy Modeling of PWM Converters in DCM. Journal of Electrical and Computer Engineering, 2018, 2018, 1-16.                                                                   | 0.9 | 6         |
| 75 | Design and Control of An Integrated 3-Level Boost Converter under DCM Operation. , 2018, , .                                                                                                                           |     | 6         |
| 76 | An Integrated DC–DC Converter With Segmented Frequency Modulation and Multiphase Co-Work Control for Fast Transient Recovery. IEEE Journal of Solid-State Circuits, 2019, 54, 2637-2648.                               | 5.4 | 6         |
| 77 | A 10b 1.6GS/s 12.2mW 7/8-way Split Time-interleaved SAR ADC with Digital Background Mismatch Calibration. , 2019, , .                                                                                                  |     | 6         |
| 78 | LDO-Free Power Management System: A 10-bit Pipelined ADC Directly Powered by Inductor-Based Boost Converter With Ripple Calibration. IEEE Transactions on Circuits and Systems I: Regular Papers, 2020, 67, 4174-4186. | 5.4 | 6         |
| 79 | A 5MHz-BW, 86.1dB-SNDR 4X Time-Interleaved 2nd-Order l̊ "Σ Modulator with Digital Feedforward Extrapolation in 28nm CMOS. , 2020, , .                                                                                  |     | 6         |
| 80 | A Novel Low-Voltage Cross-Coupled Passive Sampling Branch for Reset- and Switched-Opamp Circuits. , 0, , .                                                                                                             |     | 5         |
| 81 | Generalized Circuit Techniques for Low-Voltage High-Speed Reset- and Switched-Opamps. IEEE<br>Transactions on Circuits and Systems I: Regular Papers, 2008, 55, 2188-2201.                                             | 5.4 | 5         |
| 82 | A self-timing switch-driving register by precharge-evaluate logic for high-speed SAR ADCs. , 2008, , .                                                                                                                 |     | 5         |
| 83 | Parasitics nonlinearity cancellation technique for split DAC architecture by using capacitive charge-pump. , $2010,  ,  .$                                                                                             |     | 5         |
| 84 | A FPGA-based power electronics controller for hybrid active power filters. , 2011, , .                                                                                                                                 |     | 5         |
| 85 | Noise shaping implementation in two-step/SAR ADC architectures based on delayed quantization error. , 2011, , .                                                                                                        |     | 5         |
| 86 | Inter-Stage Gain Error self-calibration of a 31.5fJ 10b 470MS/S Pipelined-SAR ADC. , 2012, , .                                                                                                                         |     | 5         |
| 87 | DCM operation analysis of 3â€level boost converters. Electronics Letters, 2017, 53, 270-272.                                                                                                                           | 1.0 | 5         |
| 88 | Split-based time-interleaved ADC with digital background timing-skew calibration. , 2017, , .                                                                                                                          |     | 5         |
| 89 | A 14-Bit Split-Pipeline ADC With Self-Adjusted Opamp-Sharing Duty-Cycle and Bias Current. IEEE<br>Transactions on Circuits and Systems II: Express Briefs, 2018, 65, 1380-1384.                                        | 3.0 | 5         |
| 90 | Parasitic calibration by two-step ratio approaching technique for split capacitor array SAR ADCs., 2009,,.                                                                                                             |     | 4         |

| #   | Article                                                                                                                                                                                                                                                     | IF  | Citations |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 91  | A background amplifier offset calibration technique for high-resolution pipelined ADCs. , 2010, , .                                                                                                                                                         |     | 4         |
| 92  | Hybrid loopfilter sigma-delta modulator with NTF zero compensation. , 2011, , .                                                                                                                                                                             |     | 4         |
| 93  | A passive Excess-Loop-Delay compensation technique for Gm-C based continuous-time & amp; #x03A3; & amp; #x0394; modulators., 2011,,.                                                                                                                        |     | 4         |
| 94  | A 0.6V 8b 100MS/s SAR ADC with minimized DAC capacitance and switching energy in 65nm CMOS. , 2013, , .                                                                                                                                                     |     | 4         |
| 95  | A 12b 180MS/s 0.068mm $<$ sup $>$ 2 $<$ /sup $>$ pipelined-SAR ADC with merged-residue DAC for noise reduction. , 2016, , .                                                                                                                                 |     | 4         |
| 96  | A Power Quality Indexes Measurement System Platform with Remote Alarm Notification. , 2018, , .                                                                                                                                                             |     | 4         |
| 97  | A Reconfigurable and Extendable Digital Architecture for Mixed Signal Power Electronics<br>Controller. IEEE Transactions on Circuits and Systems II: Express Briefs, 2018, 65, 1480-1484.                                                                   | 3.0 | 4         |
| 98  | Recent Advances in High-Resolution Hybrid Discrete-Time Noise-Shaping ADCs. IEEE Open Journal of the Solid-State Circuits Society, 2021, 1, 129-139.                                                                                                        | 2.7 | 4         |
| 99  | A modified charging algorithm for comparator-based switched-capacitor circuits. , 2009, , .                                                                                                                                                                 |     | 3         |
| 100 | NTF zero compensation technique for passive sigma-delta modulator. , 2011, , .                                                                                                                                                                              |     | 3         |
| 101 | A dual-VCO-based quantizer with highly improved linearity and enlarged dynamic range. , 2011, , .                                                                                                                                                           |     | 3         |
| 102 | Time interleaved current steering DAC for ultra-high conversion rate. , 2014, , .                                                                                                                                                                           |     | 3         |
| 103 | Capacitive floating level shifter: Modeling and design. , 2015, , .                                                                                                                                                                                         |     | 3         |
| 104 | Reconfigurable mismatchâ€free timeâ€interleaved bandpass sigma–delta modulator for wireless communications. Electronics Letters, 2017, 53, 506-508.                                                                                                         | 1.0 | 3         |
| 105 | A 10-MHz Bandwidth Two-Path Third-Order <inline-formula> <tex-math notation="LaTeX">\$SigmaDelta\$ </tex-math> </inline-formula> Modulator With Cross-Coupling Branches. IEEE Transactions on Circuits and Systems II: Express Briefs, 2018, 65, 1410-1414. | 3.0 | 3         |
| 106 | A High DR High-Input-Impedance Programmable-Gain ECG Acquisition Interface with Non-inverting Continuous Time Sigma-Delta Modulator. , 2019, , .                                                                                                            |     | 3         |
| 107 | Digital Battery Management Unit With Built-In Resistance Compensation, Modulated Frequency Detection and Multi-Mode Protection for Fast, Efficient and Safe Charging. IEEE Transactions on Circuits and Systems I: Regular Papers, 2020, 67, 4063-4074.     | 5.4 | 3         |
| 108 | Timing-mismatch analysis in high-speed analog front-end with nonuniformly holding output., 0,,.                                                                                                                                                             |     | 2         |

| #   | Article                                                                                                                                                           | IF  | CITATIONS |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 109 | A Novel Very Low-Voltage SC-CMFB Technique for Fully-Differential Reset-Opamp Circuits., 0,,.                                                                     |     | 2         |
| 110 | A Fixed-Pulse Shape Feedback Technique with reduced clock-jitter sensitivity in Continuous-Time sigma-delta modulators. , $2010$ , , .                            |     | 2         |
| 111 | An efficient DAC and interstage gain error calibration technique for multi-bit pipelined ADCs. , 2010, , .                                                        |     | 2         |
| 112 | A 0.024 mm <sup>2</sup> 4.9 fJ 10-bit 2 MS/s SAR ADC in 65 nm CMOS. , 2012, , .                                                                                   |     | 2         |
| 113 | A 10-bit SAR ADC with two redundant decisions and splitted-MSB-cap DAC array. , 2012, , .                                                                         |     | 2         |
| 114 | A robust NTF zero optimization technique for both low and high OSRs sigma-delta modulators. , 2012, , .                                                           |     | 2         |
| 115 | A background gain- calibration technique for low voltage pipelined ADCs based on nonlinear interpolation. , 2013, , .                                             |     | 2         |
| 116 | A digital PWM controlled KY step-up converter based on passive sigma-delta modulator. , 2017, , .                                                                 |     | 2         |
| 117 | Quick and cost-efficient A/D converter static characterization using low-precision testing signal. Microelectronics Journal, 2018, 74, 86-93.                     | 2.0 | 2         |
| 118 | A 550ÂμW 20kHz BW 100.8DB SNDR Linear-Exponential Multi-Bit Incremental Converter with 256-cycles in 65NM CMOS. , 2018, , .                                       |     | 2         |
| 119 | Digital Battery Management Unit with Built-In Resistance Compensation and Accidental Mutation Protection for Fast and Accurate Charging. , 2019, , .              |     | 2         |
| 120 | An FPGA-Based Self-Reconfigurable Arc Fault Detection System for Smart Meters. IEEE Transactions on Circuits and Systems II: Express Briefs, 2022, 69, 4133-4137. | 3.0 | 2         |
| 121 | Spectra analysis of nonuniformly holding signals for time-interleaved systems with timing mismatches. , 0, , .                                                    |     | 1         |
| 122 | A generalized timing-skew-free, multi-phase clock generation platform for parallel sampled-data systems. , 0, , .                                                 |     | 1         |
| 123 | A pseudo-differential comparator-based pipelined ADC with common mode feedforward technique. , 2008, , .                                                          |     | 1         |
| 124 | A process- and temperature- insensitive current-controlled delay generator for sampled-data systems. , 2008, , .                                                  |     | 1         |
| 125 | Comparator-based successive folding ADC. , 2009, , .                                                                                                              |     | 1         |
| 126 | Level-Shifting variable current charging technique for high-speed Comparator-Based Switched-Capacitor circuits. , 2010, , .                                       |     | 1         |

| #   | Article                                                                                                                                            | lF  | Citations |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 127 | An ultra low power 9-bit 1-MS/s pipelined SAR ADC for bio-medical applications. , 2010, , .                                                        |     | 1         |
| 128 | A digital background nonlinearity calibration algorithm for pipelined ADCs. , 2010, , .                                                            |     | 1         |
| 129 | A 7-bit 300-MS/s subranging ADC with embedded threshold & amp; amp; gain-loss calibration. , 2011, , .                                             |     | 1         |
| 130 | A time-efficient dither-injection scheme for pipelined SAR ADC., 2011,,.                                                                           |     | 1         |
| 131 | A 10MHz BW 78dB DR CT & amp; #x03A3; & amp; #x0394; modulator with novel switched high linearity VCO-based quantizer., 2012,,.                     |     | 1         |
| 132 | A continuous-time VCO-assisted VCO-based & amp; $\#$ x03A3; $\&$ amp; $\#$ x0394; modulator with 76.6dB SNDR and 10MHz BW., 2013,,.                |     | 1         |
| 133 | A 13-bit 60MS/s split pipelined ADC with background gain and mismatch error calibration. , 2013, , .                                               |     | 1         |
| 134 | Jitter-resistant Capacitor Based Sine-Shaped DAC for Continuous-Time Sigma-Delta modulators. , 2014, , .                                           |     | 1         |
| 135 | A digital PWM controlled KY step-up converter based on frequency domain ΣΔ ADC. , 2017, , .                                                        |     | 1         |
| 136 | CCM operation analysis and parameters design of Negative Output Elementary Luo Converter for ripple suppression. , $2017, \dots$                   |     | 1         |
| 137 | A 5-bit 2 GS/s binary-search ADC with charge-steering comparators. , 2017, , .                                                                     |     | 1         |
| 138 | An Integrated DC-DC Converter with Segmented Frequency Modulation and Multiphase Co-Work Control for Fast Transient Recovery. , $2018, \dots$      |     | 1         |
| 139 | A 4x Time-Domain Interpolation 6-bit 3.4 GS/s 12.6 mW Flash ADC in 65 nm CMOS. Journal of Semiconductor Technology and Science, 2016, 16, 395-404. | 0.4 | 1         |
| 140 | Background Timing-Skew Mismatch Calibration for Time-Interleaved ADCs., 2021,,.                                                                    |     | 1         |
| 141 | A 95% Peak Efficiency Modified KY (Boost) Converter for IoT with Continuous Flying Capacitor Charging in DCM., 2021,,.                             |     | 1         |
| 142 | Quantitative noise analysis of jitter-induced nonuniformly sampled-and-held signals., 0,,.                                                         |     | 0         |
| 143 | Novel low-voltage circuit techniques for fully-differential reset- and switched-opamps. , 0, , .                                                   |     | 0         |
| 144 | A reduced jitter-sensitivity clock generation technique for continuous-time $\$\#x03A3;\$\#x0394;$ modulators. , 2010, , .                         |     | 0         |

| #   | Article                                                                                                                                                                     | IF  | CITATIONS |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 145 | A process-insensitive current-controlled delay generator with threshold voltage compensation. , 2010, , .                                                                   |     | O         |
| 146 | A nonlinearity digital background calibration algorithm for 2.5bit/stage pipelined ADCs with opamp sharing architecture. , $2011, \dots$                                    |     | 0         |
| 147 | Design techniques for nanometer wideband power-efficient CMOS ADCs., 2011,,.                                                                                                |     | 0         |
| 148 | Multi-merged-switched redundant capacitive DACs for 2b/cycle SAR ADC., 2011,,.                                                                                              |     | 0         |
| 149 | A charge pump based timing-skew calibration for time-interleaved ADC. , 2011, , .                                                                                           |     | O         |
| 150 | Clock-jitter sensitivity reduction in CT & amp; #x03A3; & amp; #x0394; modulators using voltage-crossing detection DAC. , $2011$ , , .                                      |     | 0         |
| 151 | An ELD tracking compensation technique for active-RC CT & amp; #x03A3; & amp; #x0394; modulators., 2012,,.                                                                  |     | O         |
| 152 | A DT 0–2 MASH ΣΔ modulator with VCO-based quantizer for enhanced linearity. , 2012, , .                                                                                     |     | 0         |
| 153 | Excess-loop-delay compensation technique for CT ΔΣ modulator with hybrid active–passive loop-filters.<br>Analog Integrated Circuits and Signal Processing, 2013, 76, 35-46. | 1.4 | O         |
| 154 | Generalized Type III controller design interface for DC-DC converters. , 2015, , .                                                                                          |     | 0         |
| 155 | A 94-dB DR,105-Hz bandwidth interface circuit for inertial navigation applications. , 2016, , .                                                                             |     | 0         |
| 156 | Multibit Sturdy MASH $\hat{l}$ "Σ Modulator with Error-shaped Segmented DACs for Wideband Low-power Applications. , 2019, , .                                               |     | 0         |
| 157 | Analysis, Design and Control of an Integrated Three-Level Buck Converter under DCM Operation. Journal of Circuits, Systems and Computers, 2020, 29, 2050011.                | 1.5 | 0         |
| 158 | Advanced Low Voltage Circuit Techniques. , 2010, , 27-54.                                                                                                                   |     | 0         |
| 159 | Design of a 1.2 V, 10-bit, 60–360 MHz Time-Interleaved Pipelined ADC. , 2010, , 75-95.                                                                                      |     | O         |
| 160 | Challenges in Low-Voltage Circuit Designs. , 2010, , 11-26.                                                                                                                 |     | 0         |
| 161 | Experimental Results. , 2010, , 97-112.                                                                                                                                     |     | 0         |
| 162 | Conclusions and Prospective for Future Work. , 2010, , 113-116.                                                                                                             |     | 0         |

| #   | Article                                                                                                                                                                                      | IF  | CITATIONS |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 163 | Advances in Continuous-time MASH î"Σ Modulators. , 2021, , .                                                                                                                                 |     | O         |
| 164 | Background Timing Mismatch Calibration Techniques in High-Speed Time-Interleaved ADCs: A Tutorial Review. IEEE Transactions on Circuits and Systems II: Express Briefs, 2022, 69, 2564-2569. | 3.0 | 0         |