## Sonam Rewari

List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/1891158/publications.pdf Version: 2024-02-01



| #  | Article                                                                                                                                                                                                                                                 | IF  | CITATIONS |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | Dual metal Schottky barrier asymmetric gate stack cylindrical gate all around (DM-SB-ASMCS-CGAA)<br>MOSFET for improved analog performance for high frequency application. Microsystem Technologies,<br>2022, 28, 761-770.                              | 2.0 | 21        |
| 2  | Sheet carrier concentration and current–voltage analysis of Al0.15Ga0.85N/GaN/Al0.15Ga0.85N double heterostructure hemt incorporating the effect of traps. Microsystem Technologies, 2022, 28, 665-674.                                                 | 2.0 | 8         |
| 3  | Subthreshold Analytical Model of Asymmetric Gate Stack Triple Metal Gate all Around MOSFET (AGSTMGAAFET) for Improved Analog Applications. Silicon, 2022, 14, 4063-4073.                                                                                | 3.3 | 11        |
| 4  | Recent Technological Advancement in Surrounding Gate MOSFET for Biosensing Applications - a<br>Synoptic Study. Silicon, 2022, 14, 5133-5143.                                                                                                            | 3.3 | 21        |
| 5  | Junctionless Accumulation Mode Ferroelectric FET (JAM-FE-FET) for High Frequency Digital and Analog<br>Applications. Silicon, 2022, 14, 7245-7255.                                                                                                      | 3.3 | 3         |
| 6  | Performance Analysis of Drain Pocket Hetero Gate Dielectric DG-TFET: Solution for Ambipolar<br>Conduction and Enhanced Drive Current. Silicon, 2022, 14, 8097-8107.                                                                                     | 3.3 | 9         |
| 7  | <scp>SiC</scp> â€based analytical model for gateâ€stack dual metal nanowire <scp>FET</scp> with<br>enhanced analog performance. International Journal of Numerical Modelling: Electronic Networks,<br>Devices and Fields, 2022, 35, .                   | 1.9 | 4         |
| 8  | Enhanced Analog Performance and High-Frequency Applications of Dielectric Engineered High-K<br>Schottky Nanowire FET. Silicon, 2022, 14, 9733-9749.                                                                                                     | 3.3 | 7         |
| 9  | Core-Shell Nanowire Junctionless Accumalation Mode Field-Effect Transistor (CSN-JAM-FET) for High<br>Frequency Applications - Analytical Study. Silicon, 2021, 13, 4371-4379.                                                                           | 3.3 | 15        |
| 10 | Extraction of admittance parameters of symmetrically doped AlGaN/GaN/AlGaN DH-HEMT for microwave frequency applications. Microsystem Technologies, 2021, 27, 4065-4072.                                                                                 | 2.0 | 4         |
| 11 | Modeling of shallow extension engineered dual metal surrounding gate (SEE-DM-SC) MOSFET gate-induced drain leakage (GIDL). Indian Journal of Physics, 2021, 95, 299-308.                                                                                | 1.8 | 25        |
| 12 | Novel Dual-Metal Junctionless Nanotube Field-Effect Transistors for Improved Analog and Low-Noise<br>Applications. Journal of Electronic Materials, 2021, 50, 108-119.                                                                                  | 2.2 | 28        |
| 13 | Performance evaluation of dielectric modulation and metalloid T-shaped source/drain on<br>gate-all-around junctionless transistor for improved analog/RF application. Journal of Materials<br>Science: Materials in Electronics, 2021, 32, 10943-10950. | 2.2 | 1         |
| 14 | Gate - Stack Dual Metal (DM) Nanowire FET with Enhanced Analog Performance for High Frequency<br>Applications. , 2021, , .                                                                                                                              |     | 2         |
| 15 | Analytical modeling of dual-metal gate stack engineered junctionless accumulation-mode cylindrical surrounding gate (DMGSE-JAM-CSG) MOSFET. Applied Physics A: Materials Science and Processing, 2021, 127, 1.                                          | 2.3 | 10        |
| 16 | Dielectric Modulated Junctionless Biotube FET (DM-JL-BT-FET) Bio-Sensor. IEEE Sensors Journal, 2021, 21, 16731-16743.                                                                                                                                   | 4.7 | 43        |
| 17 | Temperature dependency and linearity assessment of dual-metal gate stack junctionless<br>accumulation-mode cylindrical surrounding gate (DMGS-JAM-CSG) MOSFET. Physica Scripta, 2021, 96,<br>124055.                                                    | 2.5 | 2         |
| 18 | Insulated Shallow Extension Dual Metal Junctionless Accumulation Mode MOSFET                                                                                                                                                                            |     | 0         |

(ISE-DMJAM-MOSFET)., 2021, , .

SONAM REWARI

| #  | Article                                                                                                                                                                                                                                             | IF  | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 19 | High-K Spacer Dual-Metal Gate Stack Underlap Junctionless Gate All Around (HK-DMGS-JGAA) MOSFET for high frequency applications. Microsystem Technologies, 2020, 26, 1697-1705.                                                                     | 2.0 | 36        |
| 20 | SOI Schottky Barrier Nanowire MOSFET with Reduced Ambipolarity and Enhanced Electrostatic Integrity. Journal of Electronic Materials, 2020, 49, 4450-4456.                                                                                          | 2.2 | 7         |
| 21 | Physics-based analytic modeling and simulation of gate-induced drain leakage and linearity assessment<br>in dual-metal junctionless accumulation nano-tube FET (DM-JAM-TFET). Applied Physics A: Materials<br>Science and Processing, 2020, 126, 1. | 2.3 | 26        |
| 22 | Shallow Extension Engineered Dual Material Surrounding Gate (SEE-DM-SG) MOSFET for improved gate leakages, analysis of circuit and noise performance. AEU - International Journal of Electronics and Communications, 2019, 111, 152924.             | 2.9 | 28        |
| 23 | Traps induced Greens function based mathematical modeling for BaTiO3–SrTiO3 gate stack dual metal GAA MOSFET. Semiconductor Science and Technology, 2019, 34, 115002.                                                                               | 2.0 | 3         |
| 24 | Interface trap-dependent linearity assessment in single and dual metal gate junctionless accumulation<br>mode (surrounding gate) nanowire MOSFET. Applied Physics A: Materials Science and Processing, 2019,<br>125, 1.                             | 2.3 | 1         |
| 25 | Temperature-Dependent Gate-Induced Drain Leakages Assessment of Dual-Metal Nanowire Field-Effect<br>Transistor—Analytical Model. IEEE Transactions on Electron Devices, 2019, 66, 2437-2445.                                                        | 3.0 | 41        |
| 26 | GaN based Dual-Metal Gate Stack Engineered Junctionless-Surrounding-Gate (DMSEJSG) MOSFET for<br>High Power Applications. , 2019, , .                                                                                                               |     | 4         |
| 27 | Linearity and Intermodulation Distortion Assessment of Underlap Engineered Cylindrical Junctionless<br>Surrounding Gate MOSFET for Low Noise CMOS RFIC Design. , 2019, , .                                                                          |     | 2         |
| 28 | Analysis of Al0.15Ga0.85N/GaN/Al0.15Ga0.85N DH-HEMT for RF and Microwave Frequency Applications.<br>Semiconductors, 2019, 53, 1784-1791.                                                                                                            | 0.5 | 5         |
| 29 | Novel design to improve band to band tunneling and gate induced drain leakages (GIDL) in cylindrical gate all around (GAA) MOSFET. Microsystem Technologies, 2019, 25, 1537-1546.                                                                   | 2.0 | 25        |
| 30 | Assessment of analog RF performance for insulated shallow extension (ISE) cylindrical surrounding gate (CSG) MOSFET incorporating gate stack. Microsystem Technologies, 2019, 25, 1547-1554.                                                        | 2.0 | 6         |
| 31 | Hafnium oxide based cylindrical junctionless double surrounding gate (CJLDSG) MOSFET for high speed, high frequency digital and analog applications. Microsystem Technologies, 2019, 25, 1527-1536.                                                 | 2.0 | 31        |
| 32 | Analytical modeling of gate-all-around junctionless transistor based biosensors for detection of neutral biomolecule species. Journal of Computational Electronics, 2018, 17, 288-296.                                                              | 2.5 | 50        |
| 33 | Dielectric Modulated Triple Metal Gate All Around MOSFET (TMGAA)for DNA Bio-Molecule Detection. ,<br>2018, , .                                                                                                                                      |     | 13        |
| 34 | Oxide Stack Engineered Double Surrounding Gate (OSE-DSG) MOSFET for Submillimeter Analog<br>Application. , 2018, , .                                                                                                                                |     | 3         |
| 35 | RF Performance comparison of Dual Material Gate (DMG) and Conventional AlGaN/GaN High Electron Mobility Transistor. , 2018, , .                                                                                                                     |     | 0         |
| 36 | Simulating Optical Behavior of Nano Dimensional InAlAs/InGaAs HEMT for IoT Applications. , 2018, , .                                                                                                                                                |     | 0         |

SONAM REWARI

| #  | Article                                                                                                                                                                                                                    | IF  | CITATIONS |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 37 | Polarization dependent charge control model for microwave performance assessment of<br>AlGaN/GaN/AlGaN double heterostructure HEMTs. Journal of Computational Electronics, 2018, 17,<br>1229-1240.                         | 2.5 | 12        |
| 38 | Charge plasma technique based dopingless accumulation mode junctionless cylindrical surrounding gate MOSFET: analog performance improvement. Applied Physics A: Materials Science and Processing, 2017, 123, 1.            | 2.3 | 20        |
| 39 | Performance investigation of heterogeneous gate dielectric-gate metal engineered–gate all<br>around-tunnel FET for RF applications. Microsystem Technologies, 2017, 23, 4081-4090.                                         | 2.0 | 23        |
| 40 | Gate-Induced Drain Leakage Reduction in Cylindrical Dual-Metal Hetero-Dielectric Gate All Around MOSFET. IEEE Transactions on Electron Devices, 2017, , 1-8.                                                               | 3.0 | 14        |
| 41 | Cylindrical gate all around Schottky barrier MOSFET with insulated shallow extensions at source/drain for removal of ambipolarity: a novel approach. Journal of Semiconductors, 2017, 38, 124002.                          | 3.7 | 9         |
| 42 | Analytical modeling of Junctionless Accumulation Mode Cylindrical Surrounding Gate MOSFET<br>(JAM SG). International Journal of Numerical Modelling: Electronic Networks, Devices and Fields,<br>2016, 29, 1036-1043.      | 1.9 | 28        |
| 43 | Gate-Material-Engineered Junctionless Nanowire Transistor (JNT) With Vacuum Gate Dielectric for<br>Enhanced Hot-Carrier Reliability. IEEE Transactions on Device and Materials Reliability, 2016, 16, 360-369.             | 2.0 | 16        |
| 44 | GaN based Junctionless Double Surrounding Gate (JLDSG) MOSFET for high power, high voltage and high frequency applications. , 2016, , .                                                                                    |     | 3         |
| 45 | Modeling and simulation of cylindrical surrounding double-gate (CSDG) MOSFET with vacuum gate dielectric for improved hot-carrier reliability and RF performance. Journal of Computational Electronics, 2016, 15, 657-665. | 2.5 | 11        |
| 46 | Physics-based drain current modeling of gate-all-around junctionless nanowire twin-gate transistor (JN-TGT) for digital applications. Journal of Computational Electronics, 2016, 15, 492-501.                             | 2.5 | 9         |
| 47 | Improved analog and AC performance with increased noise immunity using nanotube junctionless field effect transistor (NJLFET). Applied Physics A: Materials Science and Processing, 2016, 122, 1.                          | 2.3 | 34        |
| 48 | AC analysis of Junctionless Double Surrounding Gate (JLDSG) MOSFET for Tera Hertz applications. ,<br>2016, , .                                                                                                             |     | 0         |
| 49 | Numerical modeling of Subthreshold region of junctionless double surrounding gate MOSFET (JLDSC). Superlattices and Microstructures, 2016, 90, 8-19.                                                                       | 3.1 | 58        |
| 50 | Performance investigation and linearity analysis of new cylindrical MOSFET for wireless applications. , 2015, , .                                                                                                          |     | 0         |
| 51 | CSDG MOSFET: An Advanced novel architecture for CMOS technology. , 2015, , .                                                                                                                                               |     | 2         |
| 52 | RF performance analysis and small signal parameter extraction of Cylindrical Surrounding Double<br>Gate MOSFETs for sub-millimeter wave applications. , 2014, , .                                                          |     | 2         |
| 53 | Material engineering in Cylindrical Surrounding Double Gate (CSDG) MOSFETs for enhanced electrostatic integrity and RF performance. , 2014, , .                                                                            |     | 1         |
| 54 | Analytical Modeling of Dielectric Pocket Double-Gate MOSFET Incorporating Hot-Carrier-Induced<br>Interface Charges. IEEE Transactions on Device and Materials Reliability, 2014, 14, 390-399.                              | 2.0 | 12        |

| #  | Article                                                                                                                                                                                                              | lF                | CITATIONS     |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|
| 55 | Investigation of Electrostatic Integrity of Nanoscale Dual Material Gate Dielectric Pocket<br>Silicon-on-Void (DMGDPSOV) MOSFET for Improved Device Scalability. IEEE Nanotechnology Magazine,<br>2014, 13, 667-675. | 2.0               | 6             |
| 56 | Comparative Study of Silicon-on-Nothing and III–V-on-Nothing Architecture for High Speed and Low<br>Power Analog and RF/Digital Applications. IEEE Nanotechnology Magazine, 2013, 12, 978-984.                       | 2.0               | 5             |
| 57 | Gate-All-Around Nanowire MOSFET With Catalytic Metal Gate For Gas Sensing Applications. IEEE<br>Nanotechnology Magazine, 2013, 12, 939-944.                                                                          | 2.0               | 52            |
| 58 | Hot-Carrier Reliability of Gate-All-Around MOSFET for RF/Microwave Applications. IEEE Transactions on Device and Materials Reliability, 2013, 13, 245-251.                                                           | 2.0               | 19            |
| 59 | Impact of Temperature and Indium Composition in the Channel on the Microwave Performance of<br>Single-Gate and Double-Gate InAlAs/InGaAs HEMT. IEEE Nanotechnology Magazine, 2013, 12, 965-970.                      | 2.0               | 4             |
| 60 | Temperature-Dependent Analytical Model for Microwave and Noise Performance Characterization of<br>\$hbox{In}_{0.52}hbox{Al}_{0.48}hbox{As/In}_{m} hbox{Ga}_{1-m}hbox{As}\$\$(hbox{0.53} leq m leq) Tj ETQc           | o <b>۵.0</b> rgB1 | [/@verlock 10 |
| 61 | RF characterization of 100â€nm separate gate InAlAs/InGaAs DGâ€HEMT. Microwave and Optical Technology<br>Letters, 2013, 55, 2796-2803.                                                                               | 1.4               | 5             |
| 62 | Impact of Temperature Variations on the Device and Circuit Performance of Tunnel FET: A Simulation Study. IEEE Nanotechnology Magazine, 2013, 12, 951-957.                                                           | 2.0               | 77            |
| 63 | Intrinsic admittance parameter for separate gate InA1As/InGaAs DG-HEMT for 100 nm gate length. , 2013, ,                                                                                                             |                   | 3             |
| 64 | Asymmetric gate oxide Tunnel Field Effect Transistor for improved circuit performance. , 2012, , .                                                                                                                   |                   | 2             |
| 65 | Two Dimensional Analytical Subthreshold Model of Nanoscale Cylindrical Surrounding Gate MOSFET<br>Including Impact of Localised Charges. Journal of Computational and Theoretical Nanoscience, 2012, 9,<br>602-610.  | 0.4               | 18            |
| 66 | Numerical Model of Gate-All-Around MOSFET With Vacuum Gate Dielectric for Biomolecule Detection.<br>IEEE Electron Device Letters, 2012, 33, 1756-1758.                                                               | 3.9               | 50            |
| 67 | Temperature dependent model for Dielectric Pocket Double Gate (DPDG) MOSFET: A novel device architecture. , 2012, , .                                                                                                |                   | 3             |
| 68 | Analytical model for a dielectric modulated double gate FET (DM-DG-FET) biosensor. , 2012, , .                                                                                                                       |                   | 3             |
| 69 | Two-Dimensional Analytical Drain Current Model for Double-Gate MOSFET Incorporating Dielectric Pocket. IEEE Transactions on Electron Devices, 2012, 59, 2567-2574.                                                   | 3.0               | 31            |
| 70 | Dielectric Modulated Tunnel Field-Effect Transistor—A Biomolecule Sensor. IEEE Electron Device<br>Letters, 2012, 33, 266-268.                                                                                        | 3.9               | 123           |
| 71 | A Dielectric-Modulated Tunnel-FET-Based Biosensor for Label-Free Detection: Analytical Modeling<br>Study and Sensitivity Analysis. IEEE Transactions on Electron Devices, 2012, 59, 2809-2817.                       | 3.0               | 190           |
| 72 | An Investigation of Linearity Performance and Intermodulation Distortion of GME CGT MOSFET for RFIC Design. IEEE Transactions on Electron Devices, 2012, 59, 3263-3268.                                              | 3.0               | 137           |

| #  | Article                                                                                                                                                                                                    | IF  | CITATIONS |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 73 | An Accurate Charge-Control-Based Approach for Noise Performance Assessment of a Symmetric<br>Tied-Gate InAlAs/InGaAs DG-HEMT. IEEE Transactions on Electron Devices, 2012, 59, 1644-1652.                  | 3.0 | 17        |
| 74 | Quantum modeling of electron confinement in double triangular quantum well formed in nanoscale<br>symmetric double-gate InAlAs/InGaAs/InP HEMT. , 2011, , .                                                |     | 3         |
| 75 | Modeling and simulation of multi layer gate dielectric double gate tunnel field-effect transistor (DG-TFET). , 2011, , .                                                                                   |     | 8         |
| 76 | Impact of doping concentration and donor-layer thickness on the dc characterization of symmetric double-gate and single-gate InAlAs/InGaAs/InP HEMT for nanometer gate dimension-A comparison. , 2010, , . |     | 9         |