List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/166345/publications.pdf Version: 2024-02-01



| #  | Article                                                                                                                                                              | IF  | CITATIONS |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | Enhancing Matrix Multiplication With a Monolithic 3-D-Based Scratchpad Memory. IEEE Embedded<br>Systems Letters, 2021, 13, 57-60.                                    | 1.3 | 6         |
| 2  | Quantifying the Impact of Monolithic 3D (M3D) Integration on L1 Caches. IEEE Transactions on Emerging Topics in Computing, 2021, 9, 854-865.                         | 3.2 | 14        |
| 3  | Monolithic 3D stacked multiply-accumulate units. The Integration VLSI Journal, 2021, 76, 183-189.                                                                    | 1.3 | 4         |
| 4  | Quant-PIM: An Energy-Efficient Processing-in-Memory Accelerator for Layerwise Quantized Neural<br>Networks. IEEE Embedded Systems Letters, 2021, 13, 162-165.        | 1.3 | 4         |
| 5  | IDRA: An In-storage Data Reorganization Accelerator for Multidimensional Databases. IEEE Embedded Systems Letters, 2021, , 1-1.                                      | 1.3 | 0         |
| 6  | Characterizing the Thermal Feasibility of Monolithic 3D Microprocessors. IEEE Access, 2021, 9, 120715-120729.                                                        | 2.6 | 2         |
| 7  | A System-Level Exploration of Binary Neural Network Accelerators with Monolithic 3D Based<br>Compute-in-Memory SRAM. Electronics (Switzerland), 2021, 10, 623.       | 1.8 | 3         |
| 8  | Characterizing the On-chip Temperature of an Off-the-shelf TSV-based 3D Stacked CPU. , 2021, , .                                                                     |     | 0         |
| 9  | On-Demand Mobile CPU Cooling With Thin-Film Thermoelectric Array. IEEE Micro, 2021, 41, 67-73.                                                                       | 1.8 | 12        |
| 10 | Thermal-aware adaptive VM allocation considering server locations in heterogeneous data centers.<br>Journal of Systems Architecture, 2021, 117, 102071.              | 2.5 | 5         |
| 11 | Signal Strength-Aware Adaptive Offloading with Local Image Preprocessing for Energy Efficient<br>Mobile Devices. IEEE Transactions on Computers, 2020, 69, 99-111.   | 2.4 | 13        |
| 12 | A novel warp scheduling scheme considering long-latency operations for high-performance GPUs.<br>Journal of Supercomputing, 2020, 76, 3043-3062.                     | 2.4 | 8         |
| 13 | An Adaptive Thermal Management Framework for Heterogeneous Multi-Core Processors. IEEE<br>Transactions on Computers, 2020, 69, 894-906.                              | 2.4 | 17        |
| 14 | Memory streaming acceleration for embedded systems with CPU-accelerator cooperative data processing. Microprocessors and Microsystems, 2019, 71, 102897.             | 1.8 | 7         |
| 15 | A High-Performance Processing-in-Memory Accelerator for Inline Data Deduplication. , 2019, , .                                                                       |     | 2         |
| 16 | Temperature-aware Adaptive VM Allocation in Heterogeneous Data Centers. , 2019, , .                                                                                  |     | 4         |
| 17 | Do You Waste Laptop Battery to Light the Room?. Computer, 2019, , 1-1.                                                                                               | 1.2 | 0         |
| 18 | A Survey on Recent OS-Level Energy Management Techniques for Mobile Processing Units. IEEE<br>Transactions on Parallel and Distributed Systems, 2018, 29, 2388-2401. | 4.0 | 26        |

| #  | Article                                                                                                                                                                              | IF   | CITATIONS |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 19 | Thermal Modeling and Validation of a Real-World Mobile AP. IEEE Design and Test, 2018, 35, 55-62.                                                                                    | 1.1  | 14        |
| 20 | Enhancing Energy Efficiency of Multimedia Applications in Heterogeneous Mobile Multi-Core<br>Processors. IEEE Transactions on Computers, 2017, 66, 1878-1889.                        | 2.4  | 22        |
| 21 | Architecting large-scale SRAM arrays with monolithic 3D integration. , 2017, , .                                                                                                     |      | 15        |
| 22 | Towards refresh-optimized EDRAM-based caches with a selective fine-grain round-robin refresh scheme. Microprocessors and Microsystems, 2017, 49, 95-104.                             | 1.8  | 6         |
| 23 | Signal strength-aware adaptive offloading for energy efficient mobile devices. , 2017, , .                                                                                           |      | 5         |
| 24 | Exploration of temperature-aware refresh schemes for 3D stacked eDRAM caches. Microprocessors and Microsystems, 2016, 42, 100-112.                                                   | 1.8  | 3         |
| 25 | Exploiting Refresh Effect of DRAM Read Operations: A Practical Approach to Low-Power Refresh. IEEE<br>Transactions on Computers, 2016, 65, 1507-1517.                                | 2.4  | 17        |
| 26 | A Novel GPU Power Model for Accurate Smartphone Power Breakdown. ETRI Journal, 2015, 37, 157-164.                                                                                    | 1.2  | 19        |
| 27 | An Energy-Efficient Last-Level Cache Architecture for Process Variation-Tolerant 3D Microprocessors.<br>IEEE Transactions on Computers, 2015, 64, 2460-2475.                         | 2.4  | 8         |
| 28 | Stabilizing CPU Frequency and Voltage for Temperature-Aware DVFS in Mobile Devices. IEEE<br>Transactions on Computers, 2015, 64, 286-292.                                            | 2.4  | 48        |
| 29 | Measuring Variance between Smartphone Energy Consumption and Battery Life. Computer, 2014, 47, 59-65.                                                                                | 1.2  | 23        |
| 30 | Leveraging Process Variation for Performance and Energy: In the Perspective of Overclocking. IEEE<br>Transactions on Computers, 2014, 63, 1316-1322.                                 | 2.4  | 11        |
| 31 | Performance and cache access time of SRAM-eDRAM hybrid caches considering wire delay. , 2013, , .                                                                                    |      | 2         |
| 32 | Exploiting Application/System-Dependent Ambient Temperature for Accurate Microarchitectural<br>Simulation. IEEE Transactions on Computers, 2013, 62, 705-715.                        | 2.4  | 14        |
| 33 | Process variation-tolerant 3D microprocessor design: An efficient architectural solution. , 2013, , .                                                                                |      | 0         |
| 34 | Recent thermal management techniques for microprocessors. ACM Computing Surveys, 2012, 44, 1-42.                                                                                     | 16.1 | 167       |
| 35 | Enhancing online power estimation accuracy for smartphones. IEEE Transactions on Consumer<br>Electronics, 2012, 58, 333-339.                                                         | 3.0  | 28        |
| 36 | Fine-Grain Voltage Tuned Cache Architecture for Yield Management Under Process Variations. IEEE<br>Transactions on Very Large Scale Integration (VLSI) Systems, 2012, 20, 1532-1536. | 2.1  | 10        |

| #  | Article                                                                                                                                                                           | IF  | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 37 | Display Power Management That Detects User Intent. Computer, 2011, 44, 60-66.                                                                                                     | 1.2 | 1         |
| 38 | A fast and simple system performance emulator for enhanced solid state disks: a case study of long read operations. Journal of Zhejiang University: Science C, 2010, 11, 418-424. | 0.7 | 0         |
| 39 | Predictive Temperature-Aware DVFS. IEEE Transactions on Computers, 2010, 59, 127-133.                                                                                             | 2.4 | 78        |
| 40 | Load Unbalancing Strategy for Multicore Embedded Processors. IEEE Transactions on Computers, 2010, 59, 1434-1440.                                                                 | 2.4 | 19        |
| 41 | Energy-Optimal Dynamic Thermal Management: Computation and Cooling Power Co-Optimization. IEEE Transactions on Industrial Informatics, 2010, 6, 340-351.                          | 7.2 | 51        |
| 42 | On the Thermal Attack in Instruction Caches. IEEE Transactions on Dependable and Secure Computing, 2010, 7, 217-223.                                                              | 3.7 | 18        |
| 43 | Exploiting narrow-width values for thermal-aware register file designs. , 2009, , .                                                                                               |     | 1         |
| 44 | Improving the System-on-a-Chip Performance for Mobile Systems by Using Efficient Bus Interface. ,<br>2009, , .                                                                    |     | 3         |
| 45 | The impact of liquid cooling on 3D multi-core processors. , 2009, , .                                                                                                             |     | 19        |
| 46 | On-Demand Solution to Minimize I-Cache Leakage Energy with Maintaining Performance. IEEE<br>Transactions on Computers, 2008, 57, 7-24.                                            | 2.4 | 11        |
| 47 | Energy and Performance Optimization of Demand Paging With OneNAND Flash. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2008, 27, 1969-1982.      | 1.9 | 8         |
| 48 | Low-Cost Application-Aware DVFS for Multi-core Architecture. , 2008, , .                                                                                                          |     | 15        |
| 49 | Energy-Effective Instruction Fetch Unit for Embedded Processors. , 2008, , .                                                                                                      |     | 2         |
| 50 | An Accurate and Energy-Efficient Way Determination Technique for Instruction Caches by Early Tab<br>Matching. , 2008, , .                                                         |     | 3         |
| 51 | A Trace Cache with DVFS Techniques for a Low Power Microprocessor. , 2008, , .                                                                                                    |     | 1         |
| 52 | Adopting the Banked Register File Scheme for Better Performance and Less Leakage. ETRI Journal, 2008,<br>30, 624-626.                                                             | 1.2 | 2         |
| 53 | Sim-ARM1136: A case study on the accuracy of the cycle-accurate simulator. Microprocessors and Microsystems, 2006, 30, 137-144.                                                   | 1.8 | 4         |
| 54 | PP-cache: A partitioned power-aware instruction cache architecture. Microprocessors and Microsystems, 2006, 30, 268-279.                                                          | 1.8 | 5         |

| #  | Article                                                                                                                           | IF  | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 55 | Distance-aware L2 cache organizations for scalable multiprocessor systems. Journal of Systems<br>Architecture, 2005, 51, 368-381. | 2.5 | 0         |
| 56 | A Power-Aware Branch Predictor by Accessing the BTB Selectively. Journal of Computer Science and Technology, 2005, 20, 607-614.   | 0.9 | 2         |
| 57 | A SPLIT L2 DATA CACHE FOR SCALABLE CC-NUMA MULTIPROCESSORS. Journal of Circuits, Systems and Computers, 2005, 14, 605-617.        | 1.0 | 2         |
| 58 | Using On-Chip Event Counters For High-Resolution, Real-Time Temperature Measurement. , 0, , .                                     |     | 16        |