## Bongjin Kim

List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/11875330/publications.pdf

Version: 2024-02-01

|          |                | 1684188      | 1872680        |  |
|----------|----------------|--------------|----------------|--|
| 10       | 59             | 5            | 6              |  |
| papers   | citations      | h-index      | g-index        |  |
|          |                |              |                |  |
|          |                |              |                |  |
| 10       | 10             | 10           | 76             |  |
| all docs | docs citations | times ranked | citing authors |  |
|          |                |              |                |  |

| #  | Article                                                                                                                                                                                                  | IF  | CITATIONS |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | Low-Complexity Tree Architecture for Finding the First Two Minima. IEEE Transactions on Circuits and Systems II: Express Briefs, 2015, 62, 61-64.                                                        | 3.0 | 29        |
| 2  | Tail-Overlapped SISO Decoding for High-Throughput LTE-Advanced Turbo Decoders. IEEE Transactions on Circuits and Systems I: Regular Papers, 2014, 61, 2711-2720.                                         | 5.4 | 7         |
| 3  | Reverse Rate Matching for Low-Power LTE-Advanced Turbo Decoders. IEEE Transactions on Circuits and Systems I: Regular Papers, 2015, 62, 2920-2928.                                                       | 5.4 | 7         |
| 4  | Low-Complexity Parallel QPP Interleaver Based on Permutation Patterns. IEEE Transactions on Circuits and Systems II: Express Briefs, 2013, 60, 162-166.                                                  | 3.0 | 6         |
| 5  | Low-Complexity Low-Latency Architecture for Matching of Data Encoded With Hard Systematic Error-Correcting Codes. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2014, 22, 1648-1652. | 3.1 | 6         |
| 6  | Area-Efficient QC-LDPC Decoder Architecture Based on Stride Scheduling and Memory Bank Division. IEICE Transactions on Communications, 2013, E96.B, 1772-1779.                                           | 0.7 | 2         |
| 7  | QC-LDPC Decoding Architecture based on Stride Scheduling. , 2011, , .                                                                                                                                    |     | 1         |
| 8  | Memory-Optimized Hybrid Decoding Method for Multi-Rate Turbo Codes. , 2013, , .                                                                                                                          |     | 1         |
| 9  | Dual-rail decoding of low-density parity-check codes. , 2010, , .                                                                                                                                        |     | O         |
| 10 | Immediate Exchange of Extrinsic Information for High-Throughput Turbo Decoding. IEEE Communications Letters, 2012, 16, 2048-2051.                                                                        | 4.1 | O         |