## M Balakrishnan

## List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/10789394/publications.pdf

Version: 2024-02-01

1040056 940533 66 540 9 16 citations h-index g-index papers 66 66 66 369 docs citations times ranked citing authors all docs

| #  | Article                                                                                                                                                                                                   | IF  | CITATIONS |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | ASIP design methodologies: survey and issues. , 0, , .                                                                                                                                                    |     | 71        |
| 2  | A Framework for Energy-Consumption-Based Design Space Exploration for Wireless Sensor Nodes. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28, 1017-1024.          | 2.7 | 52        |
| 3  | Integrated energy analysis of error correcting codes and modulation for energy efficient wireless sensor nodes. IEEE Transactions on Wireless Communications, 2009, 8, 5348-5355.                         | 9.2 | 47        |
| 4  | Processor evaluation in an embedded systems design environment., 0,,.                                                                                                                                     |     | 27        |
| 5  | Analysis of the influence of register file size on energy consumption, code size, and execution time. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2001, 20, 1329-1337. | 2.7 | 26        |
| 6  | Blood urea nitrogen and serum bicarbonate in extremely low birth weight infants receiving higher protein intake in the first week after birth. Journal of Perinatology, 2011, 31, 535-539.                | 2.0 | 23        |
| 7  | FAssem: FPGA Based Acceleration of De Novo Genome Assembly. , 2013, , .                                                                                                                                   |     | 20        |
| 8  | Tactile Diagrams for the Visually Impaired. IEEE Potentials, 2017, 36, 14-18.                                                                                                                             | 0.3 | 18        |
| 9  | LightSim: A leakage aware ultrafast temperature simulator. , 2014, , .                                                                                                                                    |     | 16        |
| 10 | Unified Architecture for Double/Two-Parallel Single Precision Floating Point Adder. IEEE Transactions on Circuits and Systems II: Express Briefs, 2014, 61, 521-525.                                      | 3.0 | 16        |
| 11 | Promoting teamwork may improve infant care processes during delivery room management: Florida perinatal quality collaborative's approach. Journal of Perinatology, 2017, 37, 886-892.                     | 2.0 | 16        |
| 12 | Direct mapping of RTL structures onto LUT-based FPGA's. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1998, 17, 624-631.                                                 | 2.7 | 15        |
| 13 | Interface synthesis: issues and approaches. , 0, , .                                                                                                                                                      |     | 15        |
| 14 | Performance Estimation of GPUs with Cache. , 2012, , .                                                                                                                                                    |     | 15        |
| 15 | FPGA accelerator for protein structure prediction algorithm., 2009,,.                                                                                                                                     |     | 11        |
| 16 | Standardizing the approach to late onset sepsis in neonates through antimicrobial stewardship: a quality improvement initiative. Journal of Perinatology, 2020, 40, 1433-1440.                            | 2.0 | 11        |
| 17 | Evaluation of Bus Based Interconnect Mechanisms in Clustered VLIW Architectures. , 0, , .                                                                                                                 |     | 8         |
| 18 | Accelerating 3D-FFT Using Hard Embedded Blocks in FPGAs. , 2013, , .                                                                                                                                      |     | 8         |

| #  | Article                                                                                                                                                                                                                             | IF  | CITATIONS |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 19 | Accelerating Genome Assembly Using Hard Embedded Blocks in FPGAs. , 2014, , .                                                                                                                                                       |     | 7         |
| 20 | Series Expansion based Efficient Architectures for Double Precision Floating Point Division. Circuits, Systems, and Signal Processing, 2014, 33, 3499-3526.                                                                         | 2.0 | 7         |
| 21 | Optimal hardware/software partitioning for concurrent specification using dynamic programming. , 0, , .                                                                                                                             |     | 6         |
| 22 | Cache aware compression for processor debug support., 2009,,.                                                                                                                                                                       |     | 6         |
| 23 | Configurable Architecture for Double/Two-Parallel Single Precision Floating Point Division. , 2014, , .                                                                                                                             |     | 6         |
| 24 | Configurable Architectures for Multi-Mode Floating Point Adders. IEEE Transactions on Circuits and Systems I: Regular Papers, 2015, 62, 2079-2090.                                                                                  | 5.4 | 6         |
| 25 | Optimal clock period for synthesized data paths. , 0, , .                                                                                                                                                                           |     | 5         |
| 26 | SoC synthesis with automatic hardware-software interface generation., 0,,.                                                                                                                                                          |     | 5         |
| 27 | Integrated on-chip storage evaluation in ASIP synthesis. , 0, , .                                                                                                                                                                   |     | 5         |
| 28 | DESSERT: Design Space Exploration of RT Level Components. , 0, , .                                                                                                                                                                  |     | 4         |
| 29 | A novel reconfigurable co-processor architecture. , 0, , .                                                                                                                                                                          |     | 4         |
| 30 | A generic platform for estimation of multi-threaded program performance on heterogeneous multiprocessors. , 2009, , .                                                                                                               |     | 4         |
| 31 | System-Level Design Space Exploration Methodology for Energy-Efficient Sensor Node Configurations:<br>An Experimental Validation. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2012, 31, 586-596. | 2.7 | 4         |
| 32 | Leakage Power Aware Task Assignment Algorithms for Multicore Platforms. , 2016, , .                                                                                                                                                 |     | 4         |
| 33 | ML Guided Energy-Performance Trade-Off Estimation For Uncore Frequency Scaling. , 2019, , .                                                                                                                                         |     | 4         |
| 34 | Allocation of FIFO structures in RTL data paths. , 0, , .                                                                                                                                                                           |     | 3         |
| 35 | A STUDY OF EFFICACY OF HETEROGENEOUS BONE GRAFTS (SURGIBONE) IN ORTHOPAEDIC SURGERY.<br>Medical Journal Armed Forces India, 2000, 56, 21-23.                                                                                        | 0.8 | 3         |
| 36 | Evaluating register file size in ASIP design. , 0, , .                                                                                                                                                                              |     | 3         |

| #  | Article                                                                                                                                                                     | IF  | Citations |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 37 | Exploring the number of register windows in ASIP synthesis. , 0, , .                                                                                                        |     | 3         |
| 38 | Exploring storage organization in ASIP synthesis. , 2003, , .                                                                                                               |     | 3         |
| 39 | An Efficient Technique for Exploring Register File Size in ASIP Design. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2004, 23, 1693-1699. | 2.7 | 3         |
| 40 | Rapid Resource-Constrained Hardware Performance Estimation., 0,,.                                                                                                           |     | 3         |
| 41 | Compressing Cache State for Postsilicon Processor Debug. IEEE Transactions on Computers, 2011, 60, 484-497.                                                                 | 3.4 | 3         |
| 42 | Evaluating the Use of Variable Height in Tactile Graphics. , 2019, , .                                                                                                      |     | 3         |
| 43 | Majority Logic: Prime Implicants and n-Input Majority Term Equivalence. , 2019, , .                                                                                         |     | 3         |
| 44 | A survey of microprogramming languages. Microprocessing and Microprogramming, 1986, 17, 19-27.                                                                              | 0.2 | 2         |
| 45 | An efficient retargetable microprogram generating system. Microprocessing and Microprogramming, 1987, 19, 305-318.                                                          | 0.2 | 2         |
| 46 | OSTEOID OSTEOMA IN NECK OF FEMUR. Medical Journal Armed Forces India, 1999, 55, 163-164.                                                                                    | 0.8 | 2         |
| 47 | Enhancing post-silicon processor debug with Incremental Cache state Dumping. , 2010, , .                                                                                    |     | 2         |
| 48 | Design and Implementation of High Performance Architectures with Partially Reconfigurable CGRAs. , 2013, , .                                                                |     | 2         |
| 49 | Mapping Tasks to a Dynamically Reconfigurable Coarse Grained Array. , 2014, , .                                                                                             |     | 2         |
| 50 | An efficient retargetable microcode generator. ACM SIGMICRO Newsletter, 1986, 17, 44-53.                                                                                    | 0.4 | 1         |
| 51 | EXTERNAL FIXATION OF INTERTROCHANTERIC FRACTURES OF FEMUR IN ELDERLY. Medical Journal Armed Forces India, 1999, 55, 325-327.                                                | 0.8 | 1         |
| 52 | Synthesis of application specific multiprocessor architectures for process networks. , 0, , .                                                                               |     | 1         |
| 53 | Evaluation of Bus Based Interconnect Mechanisms in Clustered VLIW Architectures. International Journal of Parallel Programming, 2007, 35, 507-527.                          | 1.5 | 1         |
| 54 | High Level Design Approach to Accelerate De Novo Genome Assembly Using FPGAs., 2014,,.                                                                                      |     | 1         |

| #  | Article                                                                                                                                                                        | IF  | CITATIONS |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 55 | Optimal mapping of program overlays onto many-core platforms with limited memory capacity. Design Automation for Embedded Systems, 2017, 21, 173-194.                          | 1.0 | 1         |
| 56 | Real time collision detection and avoidance. A case study for design space exploration in HW-SW codesign. , 0, , .                                                             |     | 0         |
| 57 | Simulation and modeling of a multicast ATM switch. , 1999, , .                                                                                                                 |     | O         |
| 58 | SALMONELLA SENFTENBERG OSTEOMYELITIS. Medical Journal Armed Forces India, 1999, 55, 153-154.                                                                                   | 0.8 | 0         |
| 59 | AN UNUSUAL CASE OF FRACTURE DISLOCATION NECK OF TALUS. Medical Journal Armed Forces India, 1999, 55, 270-272.                                                                  | 0.8 | 0         |
| 60 | A specialized graduate program in VLSI design: a success story. , 0, , .                                                                                                       |     | 0         |
| 61 | Integrating communication cost estimation in embedded systems design: a PCI case study., 0,,.                                                                                  |     | O         |
| 62 | A new divide and conquer method for achieving high speed division in hardware. , 0, , .                                                                                        |     | 0         |
| 63 | A Specialized Graduate Program in VLSI Design Tools and Technology. , 0, , .                                                                                                   |     | O         |
| 64 | A tiled programmable fabric using QCA. , 2010, , .                                                                                                                             |     | 0         |
| 65 | GRanDE: Graphical Representation and Design Space Exploration of Embedded Systems. , 2019, , .                                                                                 |     | O         |
| 66 | Equivalence Checking and Compaction of n-input Majority Terms Using Implicants of Majority. Journal of Electronic Testing: Theory and Applications (JETTA), 2019, 35, 679-694. | 1.2 | 0         |