## Riya Jain

## List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/1053454/publications.pdf

Version: 2024-02-01

|               |                     | 2682572           | 2550090             |  |
|---------------|---------------------|-------------------|---------------------|--|
| 7             | 15                  | 2                 | 3                   |  |
| papers        | citations           | h-index           | g-index             |  |
|               |                     |                   |                     |  |
| 7<br>all docs | 7<br>docs citations | 7<br>times ranked | 7<br>citing authors |  |
|               |                     |                   |                     |  |

| # | Article                                                                                                                                                       | IF  | CITATIONS |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1 | Approximate Karatsuba multiplier for error-resilient applications. AEU - International Journal of Electronics and Communications, 2021, 130, 153579.          | 2.9 | 10        |
| 2 | Realization of Regula-Falsi Iteration based Double Precision Floating Point Division., 2020,,.                                                                |     | 2         |
| 3 | Hybrid Dynamic CML with Modified Current Source (H-MDyCML): A Low-Power Dynamic MCML Style.<br>Advances in Electrical and Electronic Engineering, 2021, 19, . | 0.3 | 2         |
| 4 | FPGA Implementation of Recursive Algorithm of DCT. Advances in Intelligent Systems and Computing, 2021, , 203-212.                                            | 0.6 | 1         |
| 5 | FPGA Implementation of DHT Through Parallel and Pipeline Structure. , 2021, , .                                                                               |     | О         |
| 6 | Realization of Systolic Architecture of Discrete Cosine Transform., 2021,,.                                                                                   |     | 0         |
| 7 | Booth-Encoded Karatsuba: A Novel Hardware-Efficient Multiplier. Advances in Electrical and Electronic Engineering, 2021, 19, .                                | 0.3 | 0         |